# Systems Reference Library IBM 1401 Symbolic Programming Systems: SPS-1 and SPS-2 Specifications and Operating Procedures This manual provides programmers with the information necessary to code a 1401 program in SPS language and assemble a machine-language object-program. It is assumed that the programmer has a basic knowledge of 1401 machine language programming. It describes symbolic programming principles and concepts and gives detailed specifications of the 1401 Symbolic Programming Systems, SPS 1 and SPS 2. Operating instructions for processing the SPS source program are enumerated. The SPS processor program can assemble a machine language program on configurations of the 1401 Data Processing System equipped with a 1402 Card Read-Punch. A sample program is included for the convenience of the beginning SPS programmer. Input and output forms, a block diagram of the program procedure, the symbolic program, and SPS output listings of the symbolic and machine-language programs are shown. ### **Preface** This manual describes the language specifications and operating procedures for the IBM 1401 Symbolic Programming Systems SPS-1 and SPS-2. This manual is designed for programmers who know the input, output, and processing characteristics, as well as the basic functions and operations of the IBM 1401 Data Processing system. The language is presented in a special format that: - describes generally each type of SPS statement - describes specifically the construction of the statement - describes generally the processing and assembly functions - shows an example of how each statement can be used in a program. The operating procedures are presented in detail with descriptions of deck assemblies, error notes, etc. A sample problem shows a simple payroll listing including input and output documents, the SPS source program, and the output from assembly. This SRL publication, C24-1480, obsoletes the IBM 1401 Data Processing System Bulletins: IBM 1401 Symbolic Programming System: Preliminary Specifications, J24-0200, and IBM 1401 Symbolic Programming Systems: SPS-1 and SPS-2, J24-1412. Don & Lesvitt ## Contents | Introduction | 5 | |--------------------------------------|----| | IBM 1401 Symbolic Programming System | 6 | | Advantages of IBM 1401 SPS | 6 | | Programming with SPS | 7 | | Symbolic Language | 7 | | Processor Program | 7 | | Information Requirements | 7 | | Coding Sheet | 7 | | Address Assignment | 12 | | Declarative Operations | 13 | | Imperative Operations | 17 | | Special Mnemonic Operation Codes | 17 | | Processor Control Operations | 19 | | SPS Processor Operations | 21 | | Pre-Process Listing Routine | 21 | | Processor Assembly Program | 22 | | Processor Output | 26 | | Post-Process Listing Routine | 28 | | Condensing Routine | 29 | | IBM 1401 SPS Sample Program | 30 | | Indov | 28 | · . • ## Symbolic Programming Systems With the increasing capability of data processing systems, programming in the actual machine language of a system has become more complex. Not only does machine-language coding require memorization of a great many numeric and alphabetic codes but also the length and intricate design of programs written in machine language make them prone to logical and clerical errors. Also, the problem of correcting errors in an actual machine-language program is intensified because of the difficulty in tracing the steps of a machine-language program to include corrections and relocate the problem in storage. Symbolic programming, the use of mnemonic characters to write a program, has been developed to facilitate computer programming. When mnemonic instructions are used, data may be referred to in terms which are logical to the layman, as well as to the experienced programmer. Another advantage of symbolic programming is that the checking of each program may be performed by a person other than the programmer. In a symbolic system, a routine to add current withholding tax to total miscellaneous deductions, subtract the total from gross pay, and store the amount as net pay might look like this: | OPERATION CODE | | OPERANDS | |----------------|--------|----------| | ZA | CURWTX | ACCUM | | A | TOTMDN | ACCUM | | ZA | GROSS | NETPAY | | S | ACCUM | NETPAY | The first instruction in this routine sets to zero a machine storage area, which is arbitrarily labeled ACCUM. It then adds the current withholding tax (an area called CURWTX) into this area. The next instruction, total miscellaneous deductions (TOTMDN), is added to the contents of ACCUM, which is CURWTX. Then a storage location, labeled NETPAY, is set to zero, and gross pay (GROSS) is added into it. In the last step the contents of ACCUM (CURWTX + TOTMDN) is subtracted from the contents of NETPAY (GROSS). This puts (GROSS-CURWTX-TOTMDN) in a suitably labeled location (NETPAY), to which the programmer may refer later in the program. Once the data and working areas have been defined and labeled, it is easier to follow the logic of this short routine written in symbolic form than to comprehend the same routine written in machine language, which might look like this: | OPERATION CODE | Орен | RANDS | |----------------|------|-------| | ? | 060 | S93 | | Ā | 045 | S93 | | ? | 050 | A95 | | <u>\$</u> | S93 | A95 | A program written in symbolic programming language (the source program) requires translation into an actual machine-language program (the object program) before a computer can execute it. This translation is done by a machine-language program called a *processor*. In general, the translation is "one-forone." That is, for each instruction written in symbolic form, one machine-language instruction is produced. The processor, sometimes called an assembly system, generally utilizes the machine for which the symbolic program is written. It analyzes all symbolic entries and converts them to actual machine operating data and instructions, establishing specified relationship between them. As an additional feature, assembly programs also indicate various types of errors such as coding, out-of-sequence cards, etc. Symbolic programming saves time and simplifies coding. Because actual machine addresses of data and instructions are assigned automatically by the processor, the programmer need not concern himself with this detail. He can, however, refer to these addresses symbolically. Once there is an agreement on label terminology, subroutines (short programs or routines common to a number of programs) may be easily incorporated in any program, and a major program may be written in independent parts with no loss of efficiency in the final program. Corrections and modifications of program instructions also entail no reassignment of addresses by the programmer. Finally, the automatic assignment of addresses makes programs and subroutines readily relocatable, i.e., they can be placed in varying machine locations as desired. Because of the advantages in symbolic programming for the IBM 1401 Data Processing System, IBM has developed the 1401 Symbolic Programming Systems (SPS-1 and SPS-2). ## IBM 1401 Symbolic Programming System The IBM 1401 basic Symbolic Programming System, SPS-1, operates on the 1400-character machine with the 1402 Card Read-Punch and the 1403 Printer, but it can assemble programs for any object machine configuration up to 4000 positions of storage. An expanded Symbolic Programming System, SPS-2, can assemble programs for any size object machine (1,400 to 16,000 positions of storage), but requires assembly on a 1401 system that has at least 4,000 storage positions and the 1402 Card Read-Punch, and the 1403 Printer. The general description and operating procedure of both systems are the same; however, any characteristics that apply only to the expanded programming system, because of its larger machine storage requirements, will be noted throughout the manual. ## Advantages of IBM 1401 SPS Some significant advantages of the IBM 1401 Symbolic Programming System are: - Simplifies program writing and organization. For example, it is easier to write and refer to an instruction such as s whtax cross (Subtract Withholding Tax from Gross) than to look up the addresses of withholding tax and gross for an instruction like <u>S</u> 599 618. - Provides continuity for group programming efforts. Upon agreement of labeling terminology, program routines can be written independently and efficiently and can be combined for assembling because addresses are automatically assigned by the processor. - Simplifies program adjustment. If programs require partial revision, only the affected routines need to be rewritten. - Detects coding errors. Illegal operation codes, invalid addresses, sequence errors, etc., are detected by the SPS listing routine before the program is actually assembled. - Facilitates program testing. Explanatory comments may be listed next to program instructions. ## **Programming with SPS** Effective programming in IBM 1401 requires a knowledge of the methods of programming in machine language. Before the programmer begins to code his program in symbolic language, (as when writing in actual machine language) he draws a block diagram of the procedure the program must take to accomplish a desired end result. From this block diagram he must determine which constants and work areas are needed. Constants are fixed data, such as a standard FICA LIMIT calculation. Work areas are locations within core storage where the data can be manipulated, such as input and output areas, accumulator fields, etc. Then he writes the instructions for the program. ### Symbolic Language The symbolic language includes a standard set of *mnemonics*. These mnemonics are standardized abbreviations for operation code descriptions, and are usually easier to remember than the machine-language codes. For example: | | | MACHINE | |-----------------|----------|---------------| | DESCRIPTION | MNEMONIC | LANGUAGE CODE | | Multiply | M | @ | | Clear Word Mark | CW | Ē | A list of mnemonic operation codes is shown in Figure 38. Also included as part of the symbolic language are standard methods for defining areas and entering constants, comments, etc. By using the symbolic language, the programmer can control the locations of record and work areas if he so chooses, or he can leave this job to the processor program. ### **Processor Program** A standard deck of cards furnished by IBM contains the processor program that produces the *object program* (actual machine-language program) from the *source program* (symbolic language program). The SPS processor, also called an assembly program, assembles the object program from information given in the source program statements. The object program is then punched in one-instruction-per-card format. The punched output deck is then used to load the assembled machine-language program into core storage prior to its execution. ### Information Requirements The information that the processor program requires to assemble the object program is divided into three major categories: Area Definition (Declarative Operations) Instructions (Imperative Operations) Processor Controls (Process Control Operations) #### **Area Definition** These statements assign sections of storage space for work areas. The assigned areas will be used by the object program and may contain the data to be processed and/or the constants required to execute the object program. Area definition statements in most cases do not result in instructions to be executed as part of the object program. However, the processor program does produce for these statements cards containing constants and their assigned machine addresses. These constants cards are loaded with the object program each time the program is used. ### Instructions Most of the statements on the program sheet are the instructions for the data processing job to be performed. These statements are translated by the processor program into their machine-language equivalents in the object program. ### **Processor Controls** These statements are special signals to the processor program. They allow the programmer to adjust certain portions of the assembly process. These statements are never executed in the object program. These three types of information are presented to the processor program in the form of SPS statements written originally on a special Symbolic Program Coding Sheet. ### Coding Sheet The IBM 1401 Symbolic Program Coding Sheet (Figure 1) is fixed-form. A special field is provided for each item of information required by the processor. Each statement is written on a separate line. Before assembly, each line of the coding sheet is key punched into a card. These cards make up the source program deck which is the input to the processor program. Column numbers on the coding sheet indicate the punching format for all source program cards. To facilitate key punching, IBM makes available a special card, electroplate C55369, for use with the 1401 SPS. This card is also used to contain the object program as it is punched as output from the assembly process. The function of each portion of the coding sheet is explained in the following paragraphs. ### Page Number (Columns 1 and 2) This two-character entry provides sequencing for coding sheets. Only numerical characters may be used. Standard collating sequence for the IBM 1401 should be followed when sequencing pages. ### Line Number (Columns 3-5) A three-character line number sequences entries on each coding sheet. The first 20 lines are prenumbered 010-200. The third position is punched zero, the lowest number in the collating sequence. The six unnumbered lines at the bottom of each sheet can be used to continue line numbering or to make insertions between entries elsewhere on the sheet. The units position of the line number indicates the sequence of inserts. Any numerical character can be used, but standard collating sequence should be used. For example, if an insert is to be made between lines 020 and 030, it could be numbered 021. Line numbers do not necessarily have to be consecutive, but the deck should be in collating sequence, for sorting purposes. The programmer should note that insertions can affect address adjustment. An insertion might make it necessary to change the adjustment factor in the operand of one or more entries. All insertions should be placed in their proper sequence in the source program deck before assembly. #### Count Field (Columns 6 and 7) The number of characters the assembled actual machine instruction or defined area is to contain is punched into this field. The processor uses this number to allocate storage locations for data and instructions. For example, if the count field of an area definition statement contains a 6, six storage locations will be allocated for that area. The processor will also use this number to assign an address for the area. See Address Assignment. Because the processor can determine the length of an instruction from the information presented in the statement, the programmer can leave the count field blank for instruction entries. The processor will develop and punch the count in the count field of the object program deck in any case. For instructions, the processor will override any punching in the count field. #### Label Field (Columns 8-13) The label is a symbol or descriptive term selected by the programmer to identify the specific area or instruction represented by the source program statement in which the label appears. The label may then be used elsewhere in the program, i.e., in an operand of another source program statement, to refer to the area or instruction which it identifies. It is advantageous to devise a label that suggests the meaning of the area or instruction, so that the source program can be easily interpreted by anyone concerned with the program. For example: | Type of Statement | MEANING | Label | |-------------------|-----------------|--------| | Area definition | Withholding Tax | WHTAX | | Instruction | Undate | UPDATE | Labels are used only with area definition and instruction statements. Remember that core storage is allocated, and an address is assigned for all instructions and most area definitions. If the statement is labeled, the assigned address is known as the "equivalent address" of the label. The processor maintains during assembly a table of labels and their equivalent addresses. When a label appears in the *operand* of a statement, its equivalent address may be found and substituted for the label in the assembled statement. The equivalent address of the label of an instruction is made equal to the leftmost, or high-order, corestorage position of those positions allocated to the instruction. The equivalent address of the label of a defined area or constant is made equal to the rightmost, or low-order, core-storage position of those positions allocated to the area or constant. No two labels in the source program may be identical. The label is punched beginning in column 8 of the label field. It can be as many as six alphamerical characters in length and the first, or leftmost, character must be alphabetic. No actual machine addresses or special characters should be used for this purpose. Blanks must not appear within a label. ### Operation (Columns 14-16) This field contains the operation code for the statement. Area-definition and processor control statements always have mnemonic operation codes. Instruction statements can have either mnemonic or actual operation codes. If the mnemonic op code is used, it is written and punched beginning in column 14 of the operation field. Actual op codes are punched in column 16. ### Operands (Columns 17-27 and 28-38) In the (A) and (B) operand fields are placed the programmer's designations of: 1. For instruction statements: the addresses of the data to be operated upon, or the input-output units to be operated. - 2. For area definition statements: the constant being defined, the address at which the constant is to be stored, or the address or input-output unit which is to be the equivalent of the label. - 3. For processor control operations: the address which is to be used with the particular control of the processor being invoked by the programmer at that point in the program. It is evident, then, that each entry in the operand fields serves one of the following purposes: - 1. It designates a core-storage address. - 2. It designates an input-output unit. - 3. It provides the constants being defined. ### Core-Storage Address Operands These are designated by using the Address, Character Adjustment, and Indexing portions of the operand field. There are four types of core-storage address operands: Symbolic, Actual, Asterisk, and blank. #### SYMBOLIC ADDRESSES A symbolic address can be composed of as many as six letters or digits (no special characters), but the first (high-order) character must be a letter. It refers to an instruction or area definition statement in the source program whose label is identical to it. For example, if ENTRYA is used as the label for an instruction in the source program, ENTRYA can be used as the symbolic operand of another instruction which references it such as B ENTRYA (Branch to the instruction whose label is ENTRYA). Each symbol used must have a corresponding label because the processor substitutes the address assigned to the label wherever the symbol appears in the operand field of another source program statement. If character adjustment or indexing is associated with the | <b>BM</b> , | | | | | | IBM | INTERNATIONAL BUSINESS MACHINES CORPORATION IBM 1401 SYMBOLIC PROGRAMMING SYSTEM CODING SHEET | | | | | | | | | Page No. L | | | |-------------|-------|-------|----------------------------------------|--------------|----------|----------|-------------------------------------------------------------------------------------------------|---------------|--------------|-----------------------------------------|----------|----------|---------------|-------------------------------|----------------------|------------|--|--| | rogramr | ned b | у | | | | | | ı | Date | е | | | | | Identification 76 80 | | | | | | | | | | <u> </u> | (A) O | PERANI | ) | | | (B) O | PERAN | D | | | | | | | LINE 5 | COUNT | LABEL | 0PE | RATION<br>16 | 17 | ADDRESS | ± | CHAR.<br>ADJ. | 9<br>2<br>27 | 28 | ADDRESS | ± | CHAR.<br>ADJ. | 2<br>2<br>38 3 | 9 40 | COMMENTS | | | | 110 | | | | ! | | | 1 1 | | | | | | | $\Box$ | 1 | | | | | 2 0 | | | | | | <u> </u> | 1.1 | | L | | 1 4 1 1 | | | $\perp$ | | | | | | 0 _ 3 _ 0 | L | L | | | | | | _ 1 _ 1 | | <u>L</u> | 11.11 | | | $\perp \perp$ | <u> </u> | | | | | 0,4,0 | | | | 1 | | | | | L | | 11 | 1 1 | 11 | 11 | 1 | | | | | 0 5 0 | | | | | | | 1.1 | | | L | | <u> </u> | | | 1 | | | | | 0 6 0 | | | | 1 | | | 1.1 | | | | | | l. l. | | ll | | | | | 7,0 | | | | ı<br>L | | <u> </u> | | | | | 4. 1 1 1 | 1 1 | | | | | | | | 0,8,0 | | | | <u>.</u> | | | 1 1 | | | | | | | | <u></u> | | | | | 0 9 0 | | | Ш. | 1. | | | 1 1 | | $\perp$ | | | | | | 1 | | | | | 1,0,0 | | | | | | | 1 | | | <u></u> | | 1 1 | | | <b>_</b> | | | | | 1,1,0 | | | | 1 | | | 1 1 | | L | | | 1 1 | | Ш | | | | | | 1 , 2 , 0 | | | ــــــــــــــــــــــــــــــــــــــ | 1 | | | - - | .1 1 | | | | | | | 1 | | | | | 1 3 0 | | | | | | | | | | | 1 | | | | 1 | | | | | 1 4 0 | | | | | | | 1 1 | | | | | 1 0 | | | | | | | | 1,5,0 | | | | | | | | 1.1. | | | | 1 1 | | $\perp \perp$ | | | | | | 1 6 0 | | | | I | | 1 1 | 1 1 | | $\perp$ | L. | | - | <br> | | | | | | | 1,7,0 | L. | | | 1 | | | | | | | | 1 | | | | | | | | 1,8,0 | | | | 1 | | | 1 1 | | | | | | | $\perp \downarrow \downarrow$ | | | | | | 1 9 0 | | l | | | | | 1 1 | | L | <u> </u> | | 1 1 | <u> </u> | $\perp \perp$ | $\perp$ | <u> </u> | | | | 2 0 0 | | | | 1 | L. | | 1 1 | | | تــــــــــــــــــــــــــــــــــــــ | | | | | 1 | | | | | | | | | | | | 1 1 | | | L | | 1 | | | | | | | | | | | | 1 | | | 1 1 | · · · · · · | | | | 1 | <u> </u> | | 1 | | | | | | | | | i | | 1.1.1.1 | 1 1 | 1 1 | | L | · | ] | | | | | | | | | | I | | ì | | | 1 1 | | | | | 1 | | | | | | | | | 1 | | | i | | | 1 1 | , , | | | 1 1 1 | 1 | | | | | | | | | 1 | | | 1 | 1 . | | ! ! | | 1 | T' | | T | | 11 | | | | | Figure 1. IBM 1401 Symbolic Program Coding Sheet symbolic address, the processor will modify the address assigned to the label accordingly. The programmer may write a symbolic address in a statement that precedes the labeled statement in the source program, because the processor does not assign addresses until all source program statements have been examined and the entire label table has been created. #### ACTUAL ADDRESSES In SPS-1 an actual address is a four-digit number written and punched beginning in column 17 of the A-operand field or in column 28 of the B-operand field. In SPS-2 actual addresses can be either four or five digits, depending upon machine size, and are written and punched beginning in column 17 of the A-operand field or in column 28 of the B-operand field. Figure 2 shows the use of one symbolic and one actual address in the source program. | Γ | | | | (A) OPE | RAND | | | (8) 000 | ERAND | | | П | |---|-------|-------|---------------|-------------|----------|---------------|--------|----------|-------|-----|---------|---------| | , | LINE | COUNT | <br>OPERATION | ADDRESS | <u>+</u> | CHAR.<br>ADJ. | 1 IND. | ADDRESS | ± | AD. | 34<br>0 | d<br>30 | | [ | 0,1,0 | | BWZ. | U.P.D.A.T.E | Ĥ | 1.1 | | 0.0.7.4. | 1 1 | | Ť | ĸ | Figure 2. SPS Instruction with Symbolic and Actual Addresses #### ASTERISK ADDRESSES An asterisk address is the character "\*" left-justified in the address field. Like symbolic addresses, it has a core-storage equivalent, but this equivalent address is simply the rightmost, or low-order, position in the instruction or data field defined by the statement. Figure 3 shows an SPS statement with an asterisk address. In this example, the instruction was assigned the address 0906 during assembly. Because the instruction is seven characters in length, the low-order position of the instruction is 0912. The processor substitutes this address in the A-operand of the statement shown in Figure 3 and assembles it: M 912285. Thus, the actual machine-language instruction will appear in core storage as shown in Figure 4 after the object program has been loaded. | | | | | | | (A) OPE | RAN | <b>D</b> | | (B) QP | ERAND | | Т | |---|---------------|--------------|----------|-----------|-----|---------|------|----------|----|---------------|-------|------|-----------| | Į | 1 LINE<br>3 5 | COUNT<br>6 7 | LABEL 13 | OPERATION | 1,7 | ADDRESS | ± 23 | CHAR. | 27 | ADDRESS<br>28 | ± CHA | - 13 | d<br>9 35 | | - | 0,1,0 | | | M.C.W | * | | 1 1 | | Ė | 02.85 | 1 , | 7 | | Figure 3. SPS Statement with an Asterisk Address | Character | <u>M</u> | 9 | 1 | 2 | 2 | 8 | 5 | |--------------------------|----------|-----|-----|-----|-----|-----|-----| | Core-Storage<br>Location | 906 | 907 | 908 | 909 | 910 | 911 | 912 | Figure 4. Assembled Instruction in Core Storage #### BLANK ADDRESSES Blank addresses are valid in instructions where no operand is needed. (See *Imperative Operations*.) ### Input-Output Operands The three-character addresses of tape units, disk storage units, and other input-output or storage units requiring special addresses are written left-justified in the A-operand field. For example, the three-character address of tape unit 1 is the A-operand of the SPS statement shown in Figure 5. ### **Constant Operands** A constant operand is valid only in an area-definition statement which contains a constant to be loaded with the assembled object program. The constant should be written and punched exactly as it is to be loaded and stored. It must begin at column 24 and may extend to column 55. Figure 6 shows a constant operand. The field to be defined is labeled FICALT. The constant is 480000. Character Adjustment (Columns 23-26 and 34-37). It is possible to reduce the number of labels required in a source program by using a character-adjustment factor with an actual, asterisk or symbolic address in the operand field of an SPS source program statement. The adjustment factor is written and punched as a plus or minus (& or -) in the $\pm$ column (23 or 34) and the number of positions of adjustment (as many as 3 digits) right-justified in the Char. Adj. field (columns 24-27 or 35-38). During the assembly of the machine-language object program entry, this adjustment factor is added to or subtracted from the actual address assigned to the label by the processor. Thus, one label can | | | | | (A) OPE | RAND | | | (B) OPE | RAND | | 1 | _ | |-------|-------|---|-----------|---------|------|---------------|--------|---------|------|---------------|----|---------| | 3 5 | COUNT | 1 | OPERATION | ADDRESS | ż | CHAR.<br>ADJ. | OM: 27 | ADDRESS | ± 34 | CHAR.<br>ADJ. | 30 | d<br>10 | | 0,1,0 | | | M.U. | %U1. | | | - | LNPUT | : : | | ~ | R | Figure 5. Addressing a Tape Unit in an SPS Statement | | | ! | | (A) OPERAN | 10 | (B) OPE | RAND | $\Gamma$ | |------|-------|--------|---------------|------------|----------|---------|-----------|----------| | LINE | COUNT | LABEL | OPERATION | ADDRESS ± | CHAR 2 | ADDRESS | + CHAR. | | | 3 5 | 6 7 | 6 (3 | 14 16 | 17 23 | ADJ. 27 | 24 | 34 ADJ 30 | | | | O 1- | FICALT | $D \subset V$ | 1 1 | 11 2 0 0 | 0.0 | 1 | | Figure 6. Constant Operand | | | | | (A) OF | ERAN | 0 | | {B} OP | ERAND | | - ] | |-------------|-------|--------------|-----------|-------------|------|--------------|----------|---------------|-------|---|----------| | LIME<br>3 5 | COUNT | LABEL<br>813 | OPERATION | ADDRESS | 1 23 | CHAR<br>ADJ. | 27<br>27 | ADDRESS<br>20 | ± | | 38<br>38 | | 0,1,0 | | | В | ENTRY | 1 | | | | : 1 | | | | 0,2,0 | | | • | | 1.1 | | L | | 11 | | | | 0,3,0 | | | • . ! | | 1.1 | | L | l | 1.1 | [ | | | 0,4,0 | | | · | | 3.3 | | | | 1.1 | [ | . 1 | | 0,5,0 | | | B | ENTRYE | 3 | | L | | 1.1 | | | | 0.0.0 | | | · | L | 1 1 | | | | 1.1 | | Ï | | 0,7,0 | | | · | | 1.1 | | L | 1 | 1.3. | | | | 0,0,0 | | | · | 1 | 1 1 | k . | | | 1.1 | | | | 0,9,0 | | ENTRYA | | D.1.5.C.N.1 | Γ! : | | L., | T.O.T.A.L | 1.1. | l | . | | 1,0,0 | | ENT RY B | MCIW | TOTAL. | 1.1 | | | PRINTS | | | I | Figure 7. Two Labels Used serve as a reference point for more than one address. For example, if ENTRYA is the label for an instruction which precedes the instruction, which could be called ENTRYB, the programmer can use ENTRYA as the reference point for ENTRYB. If the instruction whose label is entrya is 7 characters long, the symbolic entry operand entrya +007 will produce an actual address equal to the address that would have been created if entryb had been used as the label for the second instruction. Figure 7 shows a section of a source program in which two separate labels are used. Figure 8 shows the same section in which one label is used. Both sections produce the same result in the object program (Figure 9). Figure 10 shows how character adjustment can be used to address a location within a labeled field. DATE is a twelve-character constant. The character adjusted operand will cause only the first six digits of the date (i. e., DEC 28, rather than DEC 28, 1961) to be moved to 0243. Because the number of labels used in a source program can have a significant effect on the amount of time required to assemble an SPS program, character | _ | | | ٦ | | | | | | | | (A | OPE | RAN | 0 | | Г | | | (8 | OPE | RAND | | | Г | |-----|-----|-----|---------|----------|----|----------|------------|----|-----|------|-----|------|---------|--------------|----|----|---|-----|-----|---------|------|--------------|-----|---------| | LIN | | cou | NT<br>7 | LABEL | | OPERA | TION | 17 | ٨ | DDRE | 55 | | ±<br>23 | CHAR<br>ADJ. | 27 | 20 | | DDR | ESS | | ± | CHAF<br>ADJ. | 1 = | d<br>59 | | 0,1 | | Ľ | | | | В | T | | N. | T.F | Z.Y | A | | | | | | | | | 1-1 | | Ţ | I | | 0 2 | , 0 | L | _ | 4-1-4 | | ٠. | L | L | | | | | , ; | | L | L. | | | | | 11 | | 4 | 4 | | 0 3 | . 0 | L | _ | | | ٠. | L | L. | | | | | | | L | Ļ. | | - | | | 11 | | 4 | $\perp$ | | 0,4 | ٥ | ļ., | | | | ٠. | <u>!</u> _ | Ļ | | | | | | | 1 | ┡ | | | | | 11 | | 4 | ╀ | | 0,5 | ۰ | - | _ | | | B. | ÷ | Ł. | N. | L | C.Y | Α | + | 0.0.7 | 1 | Ł | ٠ | | | | 1 | | + | + | | 0 6 | ,0 | ļ | _ | | ٠ | <u>-</u> | ÷ | L | | _ | , | | | | ╀ | ₽ | _ | | _ | | 1 1 | - | + | ╁ | | 0,7 | | ╀ | _ | <u> </u> | | | ÷ | - | i i | _ | | | - | | ╁ | ⊢ | | L | | <b></b> | 1 | | + | + | | 0,0 | | + | _ | FNTPV | ٠, | c' | + | - | ii. | 57 | | Ť | - | | +- | - | ^ | т | Δ, | _ | 1 1 | | + | + | | 0,9 | . 0 | 1 | - | CNIKY | А | MC | i | | 6 | | | v. L | | | +. | þ | Ř | نت. | N | 1 | = | | | İ | Figure 8. One Label Used with Character Adjustment Figure 9. Assembled Instructions | | | | | [AI OP | ERANI | | | (B1 OP) | ERAND | I | ٦ | |------|-------|-----|-----------|---------|-------|------|-------|---------|---------|----|----| | LINE | COUNT | | OPERATION | ADDRESS | ± | CHAR | O M I | ADDRESS | ± CHAR. | 9 | đ | | 3 5 | 4 7 | 8 3 | 14 16 | 17 | , 53 | | 27 | 20 | 34 | 34 | 39 | | 00 | | | M.C.W | DA.T.E. | - I | 6 | | 02.4.3 | 1 1 | | | Figure 10. Character Adjustment Used in Addressing a Location within a Field adjustment is especially recommended in source programs which require a considerable amount of labeling. The number of labels that can be processed in one pass of SPS assembly depends upon the size of the processing 1401. Details are given in the operating section of this publication. Note: The programmer must be careful when making insertions in a source program where character adjustment has been used. The insertion could necessitate changing the adjustment factor in one or more SPS statements. This same caution also applies to patching. Indexing (Columns 27 and 38). If the advanced-programming feature is available in the machine that executes the object program (object machine), the programmer may indicate that an actual, symbolic, or asterisk address is to be indexed. He does this by writing the SPS index code in the index column of an SPS statement. The index codes are 1, 2, and 3. A code 1 in an index column specifies that the address in the same operand field is to be indexed by the contents of index location 1 (core-storage locations 087-089) when the object program is executed. A code 2 specifies index location 2 (core-storage locations 092-094) and a code 3 specifies index location 3 (core-storage locations 097-099). When the processor program encounters an indexed operand, it puts tag bits over the tens position of the assembled three-character machine address as follows: | INDEX CODE | TAG BITS TENS POSITION | Zone Punch | |------------|------------------------|------------| | 1 | A-bit | 0 | | $ar{2}$ | B-bit | 11 | | $\bar{3}$ | A and B-bits | 12 | For example, the source program statement shown in Figure 11 specifies that the B-operand is to be modified by the contents of index location 1. The processor will assemble an instruction that will cause totamt to be moved to a field whose address is equal to 596 plus the contents of index location at program execution time. If index location 1 contains 100 when the instruction is executed, totamt will be moved to 696. Assume that the equivalent address of totamt is 428. The machine-language instruction produced by the SPS processor program will be: M 428 5Z6. | - 5 | | | | (A) OP | ERAN | 0 | | (8) OPE | RAND | $\Box$ | |-----|-------|----------|-----------|-----------|------|--------------|-----|---------|-------|--------| | 1 | LINE | COUNT | OPERATION | ADDRESS. | ± | CHAR<br>ADJ. | 0 1 | ADDRESS | 1 I I | d | | į | 0,1,0 | <u>.</u> | <br>MCW | TOT A.M.T | | | İ | 0.59.6 | | | Figure 11. SPS Statement Specifying Indexing Note: Character adjustment and indexing entries are valid only with core-storage address operands, and then only when the address field of the operand is actual, symbolic, or asterisk. These entries are not valid with input-output unit operands or constant operands, nor are they valid when a core-storage address operand designates the address at which a defined area or constant is to be stored. ### d-Character (Column 39) Some 1401 instructions require a special modifier to the operation code called a *d-character*. It is a single alphabetic, numerical, or special character written and punched in column 39. The d-characters are always written in machine-language and are simply transferred by the processor to the d-character position of the assembled machine-language instruction. ### Comments (Columns 40-55) This field is reserved for programmer's notes or comments about a particular entry. A source program that contains a complete set of comments can be more easily understood and traced by all persons concerned with a given program. The comments have no effect on the object program as it is assembled or executed. Columns 56-75 of source program cards must be left blank, or incorrect processing will occur. #### COMMENTS CARD To provide the programmer with the ability to insert more extensive descriptive information in the program listing than is possible by using the comments field on a program entry card, a comments card may be included in the source program deck. Comments cards will not be assembled nor will they affect the assembling procedure. When encountered by the processor, they will be reproduced unaltered in the SPS output deck, and will be bypassed when the object program is being loaded. ### The Programmer: - 1. Indicates with an asterisk in the first position of the label field (column 8) that the card is a comments card. - 2. May write the comment beginning at any position (columns 9-55). Comments extending beyond position 55 may cause an error during processing. The Processor: Reproduces (unaltered) the comment in proper sequence in the program listing. Example: In the sample program, the entry in Figure 12 is a comments card entry. ### Identification (Columns 76-80) This field may contain any 1401 characters which the programmer selects to identify the program. ### Address Assignment To assign addresses to instruction and area-definition entries, the 1401 SPS processor uses a "storage assignment counter." This counter stands at 333 at the beginning of assembly (333 is the first available storage location beyond the standard read punch and print areas). However, the programmer can force the processor to begin assigning addresses elsewhere. See *Origin*. During the first pass of assembly, the processor allocates storage for constants, work areas, and instructions. The amount of storage needed for each such entry is determined by the number in the count field. This number is simply added to the storage-address assignment-counter to develop addresses. If the statement being processed has a label, the processor transfers it and its equivalent address to the label table. During the second pass the processor converts these addresses to three-character machine addresses and stores them in the object program statements where corresponding symbols appeared in the operand fields of the source program statements. If character adjustment and indexing are specified, addresses are modified before they are stored. Addresses for asterisk operands in instructions are determined by the address assigned to the low-order position of the instruction. This information is part of the loading data and is thus available when instructions are assembled for the object program deck. Note: Actual addresses in area-definition statements do not affect the storage assignment counter and the count field in these statements is ignored. However, labels and the actual addresses associated with them are stored in the label table. The programmer must be careful that the locations specified in these statements are not the same locations that will be allocated by the processor to other statements in the source program. Otherwise, the processor will re-allocate them, and part of the object program will be destroyed at program load time. | | T- | | T | (A) OPERA | | (8) | OPERAND | Τ | | |-------|-------|---------|-----------|-------------|--------|---------|----------|----|------------------| | LINE | COUNT | L&B€ L | OPERATION | ACOMESS : ± | CHAR S | ADDRESS | 4 CHAR S | | COMMENTS | | 0 1 0 | | * PAYRO | L.L! | LISTING | ROU | TINE | PROGRA | ٧m | MED FOR THE 1401 | Figure 12. Typical Entry on an SPS Comments Card ## **Declarative Operations** ### (Area-Definition Statements) The IBM 1401 SPS provides four different declarative operations for reserving work areas and constants. | MNEMONIC OP CODE | Purpose | |------------------|--------------------------------| | DCW | Define Constant with Word Mark | | DC | Define Constant (no Word Mark) | | DS | Define Symbol | | DSA | Define Symbol Address | ### DCW - Define Constant With Word Mark General Description: A DCW statement causes a constant to be loaded into a core-storage area and a word mark to be set in the high-order position of this area at program load time. ### The Programmer: - 1. writes pcw in the operation field. - 2. writes in the count field the number of core-storage positions needed to store the constant or work area. - writes a symbol in the label field if he wishes to refer later to the address of the field where the constant is stored. - 4. writes the address of the area in which the constant is to be stored. If the programmer wishes to let the processor assign the address, he simply writes an asterisk (\*) in column 17. Otherwise, he writes an actual address beginning in column 17. In any case the address will refer to the low-order (units) position of the defined area. - 5. writes the constant beginning in column 24 of the coding sheet. The constant may extend to the end of the comments field (column 55). Thus, the maximum size of a constant is 32 core-storage positions. - 6. may write a comment in columns 40-55 if these positions are outside the range of the constant itself as specified in the count field. Note: In SPS-1, comments in DC and DCW statements are never listed. DCW and DC operands may not have character adjustment or indexing. #### NUMERICAL CONSTANTS A plus or minus sign can precede a numerical constant. A plus sign causes AB-bits to be placed over the units position of the constant; a minus sign causes a B-bit to be put there. The plus or minus sign is written and punched in column 23. If no plus or minus sign appears in column 23, the constant is stored at program load time as an unsigned field. Figure 13. Numerical Constant (Signed) Example: Figure 13 shows the numerical constant +10 defined in a new statement. The programmer has selected core-storage positions 3986 and 3987 as the location for the constant. It will be stored 1?. Figure 14 shows an unsigned numerical constant (designed for use as a work area). In this example seven zeros are loaded to initialize the work area to 0000000. The asterisk indicates that the processor is to assign the address of the constant. | | | | | | | | _ | | (A) OF | ERAN | 0 | | | (B) OPE | RANC | | | Γ | |-----|-----|-----|------|-------|----|-------|------|---|---------|------|--------------|----|-----|---------|------|--------------|---|----| | LIN | E _ | cou | NT . | LABEL | | OPERA | TION | | ADDRESS | ± 23 | CHAR<br>ADJ. | 27 | | ADDRESS | ± | CHAR<br>ADJ. | 2 | 39 | | 0,1 | ٥ | o. | i | NETAL | MI | DC | W | * | | 1 1 | 0.0.0 | o | 0.0 | ),0 | | | Ë | Ï | Figure 14. Work Area Defined by a DCW Statement #### ALPHAMERICAL CONSTANTS An alphamerical constant can consist of any valid 1401 characters. Alphamerical constants are always unsigned. Example: Figure 15 shows the alphamerical constant DATE defined by a DCW statement. The programmer has selected 0499 as the address of the constant. Because DATE is now equivalent to address 0499, the constant can be referred to as either DATE or 0499. The constant will be loaded as DEC 28, 1961. Figure 16 shows the alphamerical constant EDTWD1 defined in a DCW statement. The constant \$bb,bb0.bb will appear in core storage as a field whose units position is determined by the processor. Figure 15. Alphamerical Constant | | ٦ | | _ | г | | | _ | (4) ( | PERAND | | | Γ | (B) OP | ERAND | | $\neg$ | | |------|---|----|-----|---|-------|-----------|----|---------|--------|------|----|----|--------|------------|------|--------|----| | LINE | 1 | co | UNT | | LAGEL | OPERATION | | ADDRESS | 1. | CHAR | 9 | AD | DRESS | T <u>+</u> | CHAR | ę | d. | | , | 5 | 6 | 7 | | | 14 16 | 17 | | 23 | TO1 | 27 | | | 34 | ADJ. | 36 | 39 | | | | 7 | 0 | F | DTWD1 | ክሮ ኤ/ | * | | | ь | ١. | 0 | | | | | | Figure 16. Edit Control Word Defined by a DCW Statement #### BLANK CONSTANTS A blank constant appears as blanks in the constant field (columns 24 through the length of the area as specified by the count field). Figure 17. Blank Constant Example: Figure 17 shows a blank constant <u>b</u>bbbb coded in a DCW statement and labeled EMPTY. The processor assigns the address. ### The Processor: - 1. allocates a field in core storage to store the constant. The number in the count field determines the number of positions allocated. - 2. adds the number in the count field to the number that was standing in the storage assignment counter if there is an \* in column 17. The result becomes the address of the constant. This address is made equivalent to the label, and the two are stored in the label table. If the programmer has specified the address, this address is equated to the label before it is stored in the label table. The count field is examined and used to create the loading data for the DCW card, but the storage assignment counter is undisturbed. - substitutes the equivalent addresses of labels in the operands of symbolic program statements which have corresponding symbolic addresses during assembly of the object program. - 4. produces a card, as part of the object program, containing the data defined, with a sign if required, and instructions to load the constant into core storage with a word mark in the high-order position. This card is loaded with the object program, and the constant is stored exactly as the DCW source program statement defined it. For blank constants, the area is cleared of all existing word marks except the high-order word mark for the DCW constant. ### DC - Define Constant (No Word Mark) General Description: This statement is the same as a pow statement except that the processor does not set a word mark in the high-order position of the constant. Note: The storage area to which the constant is to be moved should be cleared of word marks. ### DS - Define Symbol General Description: ps statements cause the processor to assign equivalent addresses to labels or to assign storage for work areas. ps statements differ from pow and pc statements in that no data is loaded into the defined area at program load time. A ps-defined area is unaffected during the loading of the object program. Data, word marks, instructions, previously put in the area, remain unaltered. Thus, if ps statements are used only to define areas, using a clear storage routine before loading the program is recommended. Some DS statements affect the storage assignment counter. These can be used to bypass areas needed for independent routines (instructions or data not included in the source program being assembled) or for storing constants for which the programmer has selected the actual storage locations. ### The Programmer: - 1. writes ps in the operation field. - 2. writes a symbol in the label field if he wishes to refer symbolically to the low-order position of the area. - 3. writes the address of the area. If the processor is to assign the address, he writes an asterisk in column 17 and writes a number in the count field to indicate the size of the area. If the programmer wants to equate the label to an actual address or I/O unit operand, he writes the address or I/O operand beginning in column 17. In this case no storage will be allocated by the processor, so the count field is left blank. Note: DS statements cannot be character-adjusted or indexed. ### The Processor: - 1. adds the number in the count field to the storage assignment counter and equates the resulting address to the label if one appears in the DS statement if there is an asterisk in column 17. If an asterisk or I/O unit operand appears in the DS statement, the processor equates the label to the operand. - 2. substitutes the equivalent addresses of labels in the operands of symbolic program statements which have corresponding symbolic addresses during the assembly of the object program. - 3. leaves the defined area unaltered during object program loading. Examples: Figure 18 shows a DS statement with an asterisk address. This 8-position area which can be referred to as INPUTA will be assigned an actual address which will be the low-order core-storage position occupied by the area when the program has been loaded. Figure 19 shows a ps statement used to equate a label to an actual core-storage address. (This type of ps statement is used for assembly only, and does not require any storage space in the object machine. Thus, Figure 18. Defining an Area with a DS Statement | ı | | _ | | | (A) OPE | RAND | | _ | (B) 0P | ERAND | | | | |---|------|-------|--------|-----------|---------|----------|--------------|---|---------|-------|-------|----------|---------| | | LIME | COUNT | | OPERATION | ADDRESS | <u>+</u> | CHAR<br>ADJ. | 2 | ADDRESS | ± | CHAR. | 36<br>36 | d<br>39 | | | 3 5 | 6 7 | CURGRO | D.5. | 0044 | 1 1 | | - | | 1 1 | | | | Figure 19. ps Statement Equating a Symbolic Address to an Actual Address it is very useful in creating symbols for addresses that must be referenced often in the source program.) An input card contains current gross in card columns 40-44. When the card is read into 1401 core-storage, current gross will be in positions 0040-0044. The programmer wants to refer to current gross as curcros so that he does not have to remember the actual address (0044). The statement shown in Figure 19 allows him to use curcro as a symbolic address for 0044. Figure 20 shows how a ps statement can label a tape unit. The programmer can now use TAPEL instead of % U1 in the A-operand of a magnetic tape instruction. Figure 21 shows how a DS statement can bypass 20 positions of core storage. The constants of the storage assignment counter will be increased by 20 when the processor encounters this statement. The processor will not re-allocate these 20 storage positions. However, an actual address in another area-definition statement or an instruction patch card can cause data to be loaded into them. For example, if the counter contained 0936 before this statement was processed, it would contain 0956 afterward. The DCW statement shown in Figure 21 would cause CONST2 (1875) to be loaded into storage positions 0953-0956 at object program load time. | | ι – | | | (A) O | PERAN | D | | (B) OP6 | RAND | | $\Box$ | I | |-------|-------|-------|-----------|---------|-------|-------|----------|---------------|----------|---------------|---------|----| | LINE | COUNT | | OPERATION | ADDRESS | ± 23 | CHAR. | 27 | ADDRESS<br>28 | ± | CHAR.<br>ADJ. | 9<br>34 | 39 | | 0,1,0 | Ι | TAPE1 | DS. | %U.1 | | | <u> </u> | L | <u> </u> | | ш | | Figure 20. Assigning a Label to a Tape Unit | | | | | (A) C | PERANC | | | (B) OP | ERAND | | | |-------|------------|-------|-----------|---------|--------|---------------|----|---------------|---------------|---------|---| | LINE | COUNT | LABEL | OPERATION | ADD#ESS | ± 23 | CHAR.<br>ADJ. | 27 | ADDRESS<br>26 | ± CHAR<br>ADJ | 2<br>38 | 3 | | 0,1,0 | 2.0<br>0.4 | | D.S. | 09.56 | + | 18.7 | 5 | | <u> </u> | + | - | Figure 21. Advancing the Storage Assignment Counter and Using the Bypassed Area ### DSA - Define Symbol Address General Description: A DSA statement causes the three-character machine address which the processor has assigned to a label to be stored as a constant when the object program is loaded. This three-character address is called an address constant. Address constants are used to modify addresses during the execution of an object program. ### The Programmer: - 1. writes DSA in the operation field. - 2. may leave the count field blank because an address constant is automatically assigned three core-storage positions by the processor. - 3. may write a symbol in the label field if he wishes to refer later to the address of the address constant. - 4. writes the address of the area in which the address constant is to be stored. If the programmer wishes to let the processor assign the address, he writes an asterisk (\*) in column 17. In any case, the address will refer to the units position of the three-character address constant. - 5. writes the symbol whose equivalent address is to be the address constant beginning in column 28 of the (B) operand field. This operand may have character adjustment and indexing. ### The Processor: - allocates a three-position field in core storage in which will be stored the address constant at program-load time. - 2. adds three to the number that was standing in the core storage assignment counter if there is an \* in column 17. The result becomes the address of the address constant. This address is made equivalent to the label, and the two are stored in the label table. If the programmer has specified the address, this address is equated to the label before it is stored in the label table. The storage assignment counter is not affected when an actual address is used. - 3. looks up in the label table, the equivalent address of the symbol in the B-operand and uses this address as the address constant. - 4. produces a DSA card containing the address constant and instructions to load this constant into core storage with a word mark in the high-order position of the three-character field. Examples: Figure 22 shows how a DSA statement can develop an address constant. In another part of his source program, the programmer has used the symbol whtax. During assembly, the processor will assign a three-character machine address to whtax, but the programmer does not know what that address will be. Yet for an address modification operation he needs this machine address (stored as a constant) Figure 22. Area Definition Entries so that he can write an instruction that will move it into the A- or B-operand of another instruction at program *execution* time. The programmer wishes to refer to the address of the address constant as a ADCONA. For the example shown in Figure 22 assume that the storage assignment counter is standing at 584 when the DCW statement is encountered. The processor will assign 586 as the address of WHTAX and 589 as the address of ADCONA. These two constants will appear in core storage as shown in Figure 23, after the object program has been loaded. Figure 24 shows another section of the source program that uses ADCONA. Assume that the equivalent address of INSTR is 829 and WORKAR has an equivalent address of 763. The processor will assemble these two instructions. $\underline{M}$ 589 832 $\underline{A}$ 000 763. When the first instruction is executed in the object program, the second instruction will be modified to $\underline{A}$ 586 763. When the second instruction is executed, whtax (18) will be moved to WORKAR. Figure 25 shows a DSA statement with an actual address in the B-operand. In this case the programmer knows the actual address he wants to store as an address constant, but he does not want to bother to translate the actual address to a three-character machine address. The DSA statement causes the machine address of 12332 (33B) to be stored as an address constant in core-storage locations 14088-14090. The programmer can refer to the address constant as 14090 or as ADDRS1. | | WXTAX | | Α | DCO1 | ٧A | |--------------------------|-------|-----|----------|------|-----| | Character | 1 | 8 | <u>5</u> | 8 | 6 | | Core-Storage<br>Location | 585 | 586 | 587 | 588 | 589 | Figure 23. Constants in Core Storage | | | | | | Γ | | | | | | | | _ | Ţ | | | ( | A) OF | ERAN | 0 | | | | | (8) ( | PERAND | | | | |---|----|----|-----|----|----|-----|---|-----|----|-------|----|------|-----|-----|-----|-----|------|-------|------|-------------|----|----|----|-------|-------|--------|--------------|---------|---------| | | 3 | LI | INE | 5 | 6 | 001 | 7 | a | L | 4 BEL | 12 | OPER | | N . | , | ADD | RESS | ; | ± | CHAR<br>ADJ | 27 | 28 | | ADDRI | 55 | ± | CHAR<br>ADJ. | 2<br>38 | d<br>39 | | | ۰. | | | .0 | Ī | | | | | | | M. | ٧,٥ | 1 | 1. | ).C | 0. | N. | | | 1 | I | N | ST | R | + | . 3 | | ŕ | | ļ | ۰. | | 2 . | ۰, | ١. | | | I.N | ١S | L | В. | A. | í | ļ | ٥.د | 0,0 | 0, | | 1 1 | | 1. | M | 10 | .R.F | LA. | R | | 1 | | Figure 24. Instructions Using an Address Constant | | | | | (A) 0 | PERAND | | | (8) 0 | PERAND | | ٦ | | |-------|-------|--------|-----------|---------|--------|------|----|-----------|--------|-----|----|----| | LINE | COUNT | | OPERATION | ADDRESS | ± | CHAR | ě. | ADDRESS | ÷ί | AD. | ΞI | d | | 0 1 0 | , | ADDRSI | DSA | 14090 | 23 | | 27 | 1.2.3.3.2 | 34 | | 39 | 39 | Figure 25. DSA Statement with Actual B-address ## Imperative Operations (Instructions) General Description: SPS imperative operations are direct commands to the object machine to act upon data, constants, auxiliary devices, or other instructions. Thus, they are the symbolic statements for the instructions to be executed in the object program. Most of the statements in the source program will be imperative instructions. The programmer must be careful to write instructions that use only the features and devices that are included in the machine that will execute his program. ### The Programmer: - writes the operation code for the instruction in the operation field. Mnemonic op codes are written leftjustified in the operation field. Actual op codes are written in column 16. (Also, see Coding Sheet). - 2. leaves the count field blank if he so desires. - 3. writes a symbol in the label field if the instruction is an entry point for a branch instruction elsewhere in the program or, if he wishes to make other reference to it. This label is assigned an address equal to the core-storage location occupied by the operation code of the associated instruction at program load time. Thus, the programmer can use this label as a symbolic address in another SPS instruction. - 4. writes in the (A) and (B) operand fields, core-storage addresses or I/O Unit Addresses. Core Storage Addresses. These are symbolic, actual, asterisk, or blank addresses representing the A/I or B addresses of actual machine-language instructions. Symbolic, actual, or asterisk operands may have character adjustment and indexing. Note: Blank operands are valid: - a. in an instruction that does not require an operand (such as a read instruction). - b. in instructions in which useful A- or B-addresses are supplied by the chaining method such as MCW FIELDA FIELDB MCW MCW. If an instruction is to have addresses stored by other instructions, the operand or operands affected must not be left blank. Zeros are recommended as shown in the DSA example. Input/Output Unit-Addresses. An I/O unit operand is valid only in the A-operand field of an SPS statement. It is the three-character address of an auxiliary device such as tape unit (% Ux). 5. writes the d-character in column 39 if one is needed for the instruction. The d-character is always written in actual machine language. Note: Blank is not a significant d-character except in the Branch-If-Character-Equal instruction. A Branch- If-Bit-Equal (BBE) instruction with a blank d-character will be assembled as a seven-character instruction. #### The Processor: - substitutes the actual machine-language operation code in place of the mnemonic operation code and transfers it to the operation-code position of the assembled machine-language instruction. Actual op codes are simply transferred as they are written in an SPS instruction statement. - counts the number of characters that will appear in the assembled instruction and adds this number to the number that was standing in the storageassignment counter. - 3. allocates a field in core storage that will be occupied by the assembled machine-language instruction. - 4. stores the label (if one appears in the label field) and its equivalent address in the label table. Remember that an equivalent address assigned to a label in an instruction statement is the address assigned to the position occupied by the operation code when the instruction is loaded in the object machine. - looks up in the label table the equivalent addresses of symbols used in the operand fields of an instruction and inserts them in the actual machine-language instructions. Converts actual addresses to three-character machine addresses and transfers them to the machine-language instruction. Replaces asterisk addresses with the address occupied by the low-order position of the instruction in object-core storage, and transfers them to the machine-language instruction. Transfers an input-output unit operand to the A-address portion of the machine-language instruction. 6. produces a card, as part of the object program, which contains the machine-language instruction, and the information necessary to load it with a word mark in the op-code position. Note: All instruction operations: Arithmetic, Data Control, Logic Control, and System Control are explained in the *IBM 1401 Data Processing System Reference Manual*, Form A24-1403. Operations requiring special features (noted by an asterisk in Figure 38) are also described in this manual. The programmer should thoroughly review the operation code functions before attempting to program in SPS. ### **Special Mnemonic Operation Codes** Three special mnemonic instruction operation codes are included for use with SPS-1 and SPS-2: Modify Address (MA), Load Unit (LU), and Move Unit (MU). ### MA - Modify Address The IBM 1401 MA operation code facilitates address arithmetic for systems equipped with more than 4,000 positions of core storage. It causes the data defined by the A- and B-operands to be added together and the result to be stored in the B-field at program execution time. Thus, a new address is developed in the B-field. If the MA statement has an (A) operand only, the three-character machine address is added to itself and the result is stored in the A-field at program execution time. The SPS-1 processor will accept the MA mnemonic operation code and assemble it as an A (Add) command, even though the modify-address feature is not available on 1400, 2000, and 4000 systems. The SPS-2 processor will assemble the MA operation code as a modify-address command if the object machine has more than 4,000 storage positions. If there are 4,000 core-storage positions or fewer, it will assemble an A (Add) as in SPS-1. Example: Figure 26 shows an SPS-MA statement coded to double the address assigned to ADCONA. After MA instruction is executed in the object program, the field whose address is ADCONA will contain ±50, the machine address equivalent of 1050 (0525 + 0525). | ÷ | | | ı | | | | | | | | | (A) | OPERAR | €D | | (B) OPERAND | | | | | | |---|----|-----|---|-------|-----|-----|-----|----|-----|-----|----|-----------|--------|-------|---|-------------|----|-------|----|----|--| | i | L | NE | ı | COUNT | İ | LAI | BEL | | OPE | HAT | ON | ADDRESS | ż | CHAR. | 9 | ADDRESS | ± | CHAR. | 5 | d | | | 3 | | | 5 | 6 7 | | | | 13 | 14 | | 16 | 17 | 23 | ADJ. | | 20 | 34 | ADJ. | 30 | 39 | | | | ٠. | . 0 | | | A.D | .C. | 0.N | A | D | S | Α | X | | | | 0.5.2.5 | 1 | | | | | | _ | | . 0 | 1 | | | | | | M | A | | A.D.C.O.N | Α | 1 | | | 1 | | | | | Figure 26. MA Statement with A-address Only #### LU - Load Unit The Lu mnemonic is convenient to use for instructions that address magnetic tape units, RAMAC\*, and other input-output devices. The processor produces a load (L) instruction that will transfer data and word marks from the unit to the field whose address appears in the (B) operand. Figure 27 shows an Lu statement that will produce an instruction that will read a tape record (with word marks) into core storage at program execution time. #### MU - Move Unit The MU mnemonic has the same function as LU, except that word marks are not transferred by the MOVE (M) operation it produces. Figure 28 shows an Mu statement that will produce an instruction to read information into storage from an IBM 1412 Magnetic Character Reader. | | | | | | | | - | (A) OP | RAN | 0 | | (B) OPI | | ID. | | П | |---|-------|---|-------|-------|----|-------|----|---------|----------|---------------|----|---------|------|-------|------|---------| | ١ | LINE | 1 | COUNT | LABEL | | OPERA | | ADDRESS | <u>*</u> | CHAR.<br>ADJ. | 27 | ADDRESS | ± | CHAR. | . NO | d<br>39 | | L | 3 5 | Ľ | , | | 13 | 14 | 16 | 17 | 1 53 | | 21 | 20 | . 34 | | 30 | 20 | | | 0,1,0 | l | | | | וויע | 1 | 90.U.Z. | 1 | 1 1 | | 1020 | 1 1 | | | М | Figure 27. Lu Statement | 1 | | | | _ | T | | | T | | | | | | | (A) OPE | RAN | D | | (B) OP | RAN | D | | Γ | |---|---|---|----|-----|---|----|-----|---|-------|-----|------|-----------|----|--------|---------|---------|---------------|----|------------|-----|-------|---------|---------| | | | L | IN | ٤. | ľ | 01 | JN1 | 1 | LABEL | OPI | ERA' | ION<br>16 | | ADDRES | s | ±<br>23 | CHAR.<br>ADJ. | 27 | ADDRESS | ± | CHAR. | 2<br>30 | d<br>39 | | | 0 | _ | - | , 0 | ľ | • | | ľ | | M | U | 1 | 96 | 5.1. | | 1 | | | I.N.P.U.T. | | | | R | Figure 28. Mu Statement ## **Processor Control Operations** The IBM 1401 Symbolic Programming System provides four processor control operations. These following commands, which are never executed in the object program, control the assembly process: | OPERATION CODE | Purpose | |----------------|----------------------| | CTL | Control | | ORG | Origin | | EX | Execute | | END | $\operatorname{End}$ | #### CTL - Control General Description: The control card is placed at the beginning of the source deck, so that the SPS processor is able to distinguish the storage sizes of the processing machine (machine which assembles the object program), and the object machine (the one that executes the assembled object program). In SPS-1, the CTL card also signifies the availability of the punch-release feature to the processing machine. The punch-release feature is not used in SPS-2. ### The Programmer: - 1. writes the mnemonic code (CTL) in the operation field. - 2. indicates in column 17 the size of the processor machine. This will determine the maximum number of labels that can be processed per iteration. See *Labels*. ### **SPS-1 Codes** | COLUMN 17 CODE | STORAGE POSITION | |----------------|------------------| | 1 | 1400 | | 2 | 2000 | | 3 | 4000 | If a number other than one of these code digits is specified, if the card column is blank, or if the CTL card is omitted from the source program deck, the processor assumes a 1400-character machine. ### **SPS-2 Codes** | COLUMN CODE | STORAGE POSITION | |-------------|------------------| | 3 | 4,000 | | 4 | 8,000 | | 5 | 12,000 | | 6 | 16,000 | If a number other than one of these code digits is specified, if the card column is blank, or if the CTL card is omitted from the source program deck, the processor assumes a 4000-character machine. 3. indicates in column 18 the size of the object machine. This will indicate to the processor how much storage space will have to be cleared at load time for the assembled program. For both processors, SPS-1 and -2 the machine codes are the same as previously listed. If column 18 is blank, the processor assumes the object machine size is the same as the processor machine. Also, in both SPS-1 and -2, the processor assumes the object machine to have 1400-character storage if there is an illegal code punched in column 18. 4. if he is using SPS-1, the programmer indicates in column 19 whether the punch release feature is available to the processor. This feature is used by pass one of the processor. | COLUMN 19 CODE | Meaning | |----------------|-----------------------------| | 1 | Punch Release Available | | blank | Punch Release Not Available | If any other digit is punched, the processor assumes no punch release feature. The Processor interprets the machine size and feature codes and processes the source program accordingly. ### ORG — Origin General Description: An ord statement causes the processor's storage assignment counter to assign addresses beginning at a particular location specified by the programmer. If it is entered as the first card of the source program, an ord card can cause the initial assignment of addresses to be at a location other than 333. An ord statement may be included at any desired point in the source program. This will cause the counter to be reset and cause all future entries to be assigned addresses beginning at the particular location designated by the programmer. Character adjustment and indexing are not valid in an ord statement. ### The Programmer: - 1. writes ore in the operation field. - 2. writes the actual machine address at which assignment is to begin left-justified in the (A) operand. - 3. inserts the card in the desired place in the program. #### The Processor: - assigns addresses to instructions, constants, and work areas, beginning at the address specified in the (A) operand. - 2. causes the storage assignment counter to assign subsequent addresses beginning at the address written in the (A) operand if an one statement is encountered at any point in the source program. The first symbolic program entry following the ord statement in Figure 29 will be assigned storage with location 900 as a reference point. For example, if the Figure 29. org Statement first entry is an instruction, the op-code position of that instruction will be 900; if the first entry is a seven-character pcw, it will be assigned address 906, etc. #### EX — Execute General Description: During the loading of the assembled machine-language program, the programmer may wish to discontinue the loading process temporarily to execute a portion of the program just loaded. This can be accomplished through the use of an EX statement placed in the source program. Using an execute command, the programmer can divide his program into several program sections if his total program exceeds the limit of available storage capacity. ### The Programmer: - writes ex mnemonic operation code in the operation field. - 2. writes a symbolic or actual address left-justified in the (A) operand. This indicates to the processor which instruction is to be executed after the loading process has been stopped. A blank or asterisk operand should not be used. - 3. to continue the loading process after the desired portion of the program has been executed, the programmer must provide as the last instruction of the portion executed an instruction to read a card and branch to location 0056. This location contains an instruction to load the rest of the program. If the read area will be altered by the execution of the portion of the program, the programmer must provide, as the last instruction of the portion executed, instructions to clear the read area, and set word marks in locations 0024, 0056, 0063, 0067, as well as the read and branch operation as previously explained. The Processor assembles a branch instruction. This instruction is not part of the object program, but it causes the loading operation to halt at the appropriate time. The branch instruction is then executed. Example: It is sometimes desirable to execute the initial, or housekeeping, steps that are not necessary to continuous running or restarting of the program so that they may be then destroyed and new instruction or constants loaded over them. This routine, called an *overlay*, is executed as directed by an Ex statement. In the routine shown in Figure 30 the housekeeping instructions will be executed, the read area will be re-initialized, and the rest of the program will be loaded. Note: The Nop instruction insures that a word mark follows the R0056 instruction. The condensing routine output is compatible with this format. The routine, upon encountering an EX card, punches the cards necessary to re-initialize the read area for the condensed routine. ### END - End General Description: An END statement is a signal to the processor that the last card in the source program has been processed. If the programmer specifies in the (A) operand the actual or symbolic address at which the object program is to begin execution, an END statement will produce an instruction that will start program execution immediately after loading. If the (A) operand is blank, the 1401 will halt when the last instruction has been loaded. ### The Programmer: - 1. writes END in the operation field. - 2. may write a symbolic blank, or actual machine address (left-justified) in the (A) operand. An asterisk operand is not permissible. The Processor clears the read area (positions 001-080) of core storage and assembles an instruction that branches to the address specified in the (A) operand after loading is completed. Figure 30. Using an ex Statement in Overlay Programming The IBM 1401 Symbolic Programming System is composed of five separate programs: - Pre-Process Listing Routine - Processor Pass One Processor Pass Two Processor Assembly Program - Post-Process Listing Routine - Condensing Routine The processor program listings and a table of address displays for 1401 halts is found in the івм 1401 Program Library publication: Symbolic Programming Systems, SPS-1 and SPS-2 (File Number 2.0.003). ### **Pre-Process Listing Routine** The SPS Pre-Processor Listing Routine makes it possible for the programmer to detect many coding or keypunching errors in the program deck before assembly. ### The Operator: - 1. puts sense switch A on. - 2. places decks to be loaded behind the routine in the read hopper. - 3. resets the 1401 and loads the program. #### The Routine: - 1. restores the printer carriage. All input cards to the program are selected to stacker 1. - 2. prints the card image and messages into eleven fields on the printed page in the following format: - Page Number (Card Columns 1-2). Zeros are suppressed in this listing. - Line Number (Columns 3-5). Line number is printed as is. - Count (Columns 6-7). Zeros are suppressed in listing. The routine determines the count for instructions and DSA cards. - Label (Columns 8-13). The routine prints only the labels to be used by the processor. Thus, a label on an ore card would not be listed. - Operation (Columns 14-16). This symbolic operation code is reprinted. - (A) Operand (Columns 17-27); (B) Operand (Columns 28-38). These are reprinted from the card except that there is a space between character adjustment and the indexing indicator. Only the digit position of the index appears. - d-Character (Column 39). This actual machine-language modifier is reprinted as is. - Location. Each time an ord card is sensed, and at the end of the object program, the highest storage address used is printed in the location column. It is not printed for the first origin card unless it has been preceded by fields whose addresses are assigned by the processor. #### **SPS-1 Error Notes** In the pre-process listing, the processor may indicate in code, one of five errors under this field: - Err 1. Page-Line Sequence. Page or line number out of sequence. - Err 2. Count. Indicates illegal count for DC and DCW cards. If the count is greater than 32, only columns 23-55 are printed. - Err 3. Illegal Op Code. Indicates illegal mnemonic operation code. A CTL card in any other position than the first in the source deck will be processed as an instruction card and thus give this error. - Err 4. Illegal Operand. Indicates illegal operand. An instruction card containing a non-blank address with the high-order position blank, will cause this error. For DCW, DC, DSA, and DS statements, this error is indicated when the (A) operand is blank, symbolic, or % (except for ps). - Err 5. Column 56 Not Blank. Indicates column 56 is not blank. Note: Information in columns 56-74 can cause improper processing when assembling. #### SPS-2 Error Notes Because of increased storage available to the routine, additional error-checking features are included. The complete error legend is: Err 1. Page-Line Sequence. Indicates that a page or line number is out of sequence. - Err 2. Count. Indicates the count for a DC or DCW is greater than 32 or less than 1, or that the programmer has not indicated the count for a DC, DCW, or DS statement. - Err 3. Label. Indicates that the first character in a label is blank, numeric, or a special character. Also recognizes a DS card without a label whose (A) operand is not an asterisk (\*). This type of card is meaningless to the processor and is noted as a potential error. - Err 4. Illegal Op Code. Indicates illegal mnemonic operation code or a blank operation code field. A CTL card in any other position than the first in the source deck will be processed as an instruction card and thus give an illegal op code error. (These cards will be created as pcw's if there is a count.) ### Err 5. Illegal (A) Operand indicates: - 1. An instruction with a (B) operand but not (A) operand. - 2. A blank or symbolic (A) operand for a DCW, DC, DS, or DSA statement. - 3. A non-numeric address for an org statement. - 4. An asterisk address for an EX or END statement. - 5. In a general operand error: - a. The indexing is not 1, 2, or 3. - b. Character adjustment is non-numeric or left-justified. - c. Character adjustment sign is not + or -. - d. The first character of the operand is blank, but the balance of address is not. - e. The operand begins with % but is greater than three characters. It does not appear to be an I/O device. - f. The first character is numeric but the remaining are not. - g. The numerical operand is fewer than four characters. - h. The numerical operand is greater than the object-machine size specified. - i. The first character of the address is the asterisk(\*) but the balance is not blank. - Err 6. Illegal (B) Operand indicates the sign position (column 23) is not +, -, or blank in a new or ne statement or a general operand error. See item 5 under Err 5). - Err 7. Columns 56-74 Not Blank. The information in Columns 56-74 can cause an improper assembly. Comments (Columns 40-55). The comments in a source program card are entered in this field on the printed page. The preceding format is adhered to in the preprocess listing with the following exceptions: - 1. Comments cards. The routine lists the comments (columns 8-55) centered in the middle of the page. - 2. Constants. Constants are right-justified beyond the d-character column. The count determines the length of a constant. In this way, low-order blanks appear more distinctly. The sign (column 23) appears in the high-order position. ### Additional Comments — SPS-1 In addition to the preceding listing, the pre-process routine will: - 1. print at the end of the source program, the number of significant labels in the entire object program. - 2. cause the highest storage address assigned by the processor (exclusive of the actual address assigned by the programmer) to be printed. ### Additional Comments — SPS-2 The additional listing features for the SPS-2 preprocess routine are: - 1. If the first card in the source deck is not a control card, NO CONTROL CARD is printed on the first line after the heading. - 2. If the last card is not an END card, NO END CARD is printed below the listing. - 3. At the end of the source program listing, the total number of cards and the highest storage address that the processor will assign (exclusive of actual addresses assigned by programmer) are printed. End Card Stop. When the processor encounters an END card, the highest storage address and number of labels (and the card count, in the case of SPS-2) are printed. If there are more cards in the reader, the carriage is restored and the routine restarts at the beginning of the program. If sense switch A is on and it is the last card, there is a programmed halt. Pressing the start button restarts the program. ### **Processor Assembly Program** Because of the serial nature of the 1401, the processor must be a two-pass system (Figure 31). In general, pass one assigns all imperative and declarative statements Figure 31. IBM 1401 SPS Assembly Procedure an equivalent machine address and puts the label, if any, and its equivalent address into a table in storage. Pass two, upon encountering a symbolic operand, searches the table for the label and translates it into the machine-language equivalence. Although one execution of passes one and two may be sufficient to assemble certain programs, it is likely others may require another iteration (complete execution of passes one and two) to complete the assembly. The number of iterations required to assemble a complete program depends upon the number of labels used in the source program and the storage capacity of the 1401 on which the program is being assembled. The number of labels that can be processed in one iteration is as follows: ### SPS-1 | PROCESSOR MACHINE SIZE | Number of Labels | |------------------------|------------------| | 1400 | 40 | | 2000 | 100 | | 4000 | 300 | | SPS-2 | | | 4000 | 260 | | 8000 | 660 | | 12000 | 1060 | | 16000 | 1460 | If the number of labels in a source program exceeds the quantity allowed, it is necessary to *reiterate*. Thus, the output from the initial run of the processor becomes input to a second run. This is continued until all labels are processed. ### Processing — Pass One To prepare the source deck for processing, the operator must: - 1. Be sure that the first card in the source deck is a CTL card, and that the last card is an END card (Figure 32). - 2. Put the source deck between the processor program sections labeled PASS ONE and PASS TWO and put them in the read hopper. - 3. Reset the computer and press the load button. The processor cards for pass one will be loaded into core storage, and program execution will begin automatically. During processor program execution, the SPS pass one deck will fall into the normal read stacker, the source deck into stacker 1, and the punched output deck into stacker 4. During program execution the processor: - 1. Changes the mnemonic operation codes to actual machine-language codes. - 2. Assigns an address in core storage to each instruction and field designation. - 3. Prepares a table of symbolic label and assigns an equivalent address to each label. - 4. Allocates storage for instructions, work areas, and constants. - 5. Punches out cards and drops them into stacker 4. These cards contain information that will be used by the processor during the second pass. The number of positions occupied by each instruction is automatically calculated and punched into the count field (columns 6-7) of these cards. - 6. Loads automatically the processor program cards for pass two. This loading occurs if the END card of the source deck has been processed. Note: Because pass one generates the symbol table, it is not possible to stop assembling at the end of pass one and continue with pass two at a later time. However, it is possible to postpone the completion of an assembly after any complete iteration. Figure 32. SPS Assembly Card Order ### PROGRAMMED HALTS — PASS ONE SPS-1 Illegal Mnemonic Operation Code. The processor causes the 1401 to halt, if the card just read (the last card in stacker 1) has an illegal mnemonic operation code. If the punch release option is used and there is an illegal mnemonic, an output card is punched anyway. It is, however, selected to stacker 8/2 and should be discarded by the operator. To restart the processor, the operator should: - 1. press start to bypass the card, or repunch the card. Put it into the hopper as the first input card and replace the rest of the source program deck. Press start, or if it is an instruction that is not an eight-character branch-on-blank instruction, restart at the address noted in the ibm 1401 Program Library SPS listing. In the assembled deck, the actual operation code will be left blank. This error will be noted in the post-process listing. - SPS-2 Illegal Mnemonic Operation Code. The processor causes a halt if the card just read has an illegal mnemonic operation code. The operator should follow the same instructions as for SPS-1. #### PROCESSOR STOPS WITH READER EMPTY In pass one of SPS-1 and SPS-2, if all cards have been processed, and there is no programmed halt, the program may stop on a read operation code (the op register displays a 1). This can occur in the following cases: - 1. The program has not yet sensed an END card. - 2. Pass one is completed and the program is trying to load pass two. ### Processing - Pass Two At the end of pass one, pass two is automatically loaded. It is possible, however, to load pass two by pressing the load button. During the loading of pass two, if *no* additional iterations are required, three cards will fall into stackers. The programmer should: - 1. discard the card in stacker 8/2. This is a duplicate of the END card punched by pass one. - clear the storage routine of the assembled deck with the two cards in the normal punch stacker. Used at loading time for the assembled program, these cards will clear the amount of storage of the object machine which was specified on the CTL card. After the loading of pass two, the operator: - 1. places the output from pass one (stacker 4) in the read hopper when the loading of pass two has stopped. - 2. presses the start button to resume processing. During pass two the processor: - 1. processes the operands by substituting actual machine locations for symbolic operands and performing character-adjustment operations. - 2. changes numerical machine address assigned by the programmer into proper machine address when an alphabetic or special character is required by the 1401. For example, the core-storage address 1213 would be changed to S13 during this pass. - 3. punches object program in a self-loading oneinstruction-per-card format. Each card of the object program will contain the source program statement, the corresponding assembled instruction, or data, and the information required to load the assembled instruction. These object-program cards are selected into the normal punch stacker. The first two cards (see *Notes*) contain a self-loading clear-storage routine which clears core storage of all existing characters and word marks. The third card in the normal stacker, punched with the object program, will contain instructions to initialize the read area with word marks for the self-loading instruction cards. This is a bootstrap card (see *Processor Output*). 4. Causes the input deck (output of pass one) to be selected to stacker 8/2. These are to be discarded by the programmer. #### ADDITIONAL ITERATIONS If additional iterations are required, the machine will attempt to read a card (the first card of pass one). If the 1401 attempts to read a card after pass two of the assembly program, an additional iteration is needed. If this is the case, the operator: - 1. places the output from pass two (from normal punch stacker) between passes one and two. - 2. places the combined deck into the read hopper. - 3. presses the START button to repeat the operating procedure. Note: For all additional iterations, all input cards are selected to stacker 8/2. These cards are to be discarded after assembly. ### FIRST CARD STOP — PASS TWO If pass one has been completed and the next card does not appear to be the first card of pass two, the SPS-2 processor will halt. To load pass two, the operator: - 1. runs out the cards. - 2. makes the first card of pass 2 the first input card. - 3. resets the machine. - 4. presses the LOAD button. ### END OF JOB After the last card has been processed by pass two, the machine will come to a halt if this is the last iteration. Pressing the START button at this point will have no effect. PROCESSING STOPS WITH READER EMPTY — PASS TWO In pass two of SPS-1 and SPS-2, if all cards have been processed and there is no programmed halt, the program may stop on a read operation code (a *1* in the op register). This occurs when: - 1. the program has not yet sensed an END card. - 2. the program has determined that reiteration is necessary and is trying to load pass one. ### Non-Programmed Halts — Passes One and Two The processor may come to an unexpected halt if the following errors are encountered: - 1. END card misplaced (SPS-1 only). Because the processor automatically loads pass two after processing an END card, an END card placed in the middle of an object program will cause the card following it to be treated as the transfer card of pass two. This means that the page-line number is treated as an instruction and, if the tens digit of the page-line number is a valid input-output command, it will be executed prior to the halt. There is no convenient way to continue the assembly at this point because of the end-of-program procedure. - 2. Illegal indexing indicator. If an indexing column (column 27 or 38) is punched with a special character, pass two will stop. The units position of the storage address displayed will show the special character with zoning removed. - 3. Illegal DCW or DC count (SPS-1). If the processor encounters a DCW or DC card with a count greater than 57 (a legal DCW or DC card may only define a maximum field of 32 positions) and it is necessary to sign the constant (column 23 contains + or —) the sign will be placed somewhere with storage locations 081-122. However, locations 081-099 contain constants used by the processor. Consequently, it is possible for these constants to be changed by an illegal DCW or DC count in the object program. This error will be caught in the pre-process listing routine. For both passes, locations 081-099 should always contain: | STORAGE LOCATION | Contents | |------------------|--------------------------| | 081-089 | 01N001056 | | 090 | 0 or 1 | | 091-095 | TLB10 | | 096 | T for 1.4k object machin | | | Z for 2k object machine | | | I for 4k object machine | 097-099 The highest storage address of the processor (e.g. 199 for a 4k machine) Note: In SPS-2, an illegal DC or DCW count will not interfere with locations 081-099 because the processor does not store any constants in these locations. ### Miscellaneous Operating Information - Bypassing a card in pass one other than a comments card will cause an improper assembly. In pass two, if a card is bypassed, it will have no effect on the assembly of other cards. - 2. It is not possible to reassemble an assembled deck. However, an assembled deck may be reproduced leaving columns 56 through 75 blank. The reproduced deck may then be reassembled. ### **Processor Output** The processor output, i.e., the assembled deck, consists of two clear-storage cards, a bootstrap card, and the assembled program. #### CLEAR-STORAGE CARDS The first two cards in the normal punch stacker are the clear-storage routine for the assembled deck. At loading time for the assembled deck, these cards will clear the amount of storage specified by the CTL card which designates the object machine size. The arithmetic overflow latch is set by the clear-storage card. #### BOOTSTRAP CARD This card, the third in the normal punch stacker, initializes the read area with four word marks necessary to make the assembled deck self-loading. The locations of these word marks are 024, 056, 063, and 067. #### Assembled Program The assembled program cards are duplicates of the input cards with the assembled information in columns 56-75. Columns 56-75. In assembled instruction and constants cards, columns 56-62 contain the instruction necessary to bring the data into storage. An ex card assembles an unconditional branch in this field (columns 56-62) while an end card assembles a clear-the-read-area-and-branch instruction. All other cards generate a bypass instruction N 001 056 (NOP 0001 0056). Columns 63-66. All assembled program cards contain a 1056, the instruction R0056 in columns 63-66. This causes the 1401 to read a card and branch to execute the instruction in column 56 and the next card. Columns 67-74. This field is blank except for instruction and DS cards. In construction cards, columns 67-74 contain the assembled instruction. In ps cards, columns 67-70 contain the four or five-character address of the symbol. This is saved by the processor for listing purposes. Column 75. This column contains a card code used by the post-process listing and condensing routines to determine the card type. | Code | CARD TYPE | |-------|-------------| | blank | Instruction | | blank | Comments | | F | DCW | | 5 | DC | | G | DSA | | D | DS | | Q | EX | | Ĵ | END | | Ř | CTL | | 2 | OBG | #### OUTPUT FORMAT According to card type the assembled program output format is: | format is: | | | |--------------------------|----------------|--------------------------------------------------------------------------------------------| | | Column | Contents | | Instruction Card | 56<br>57-59 | L<br>Low-order card position of the<br>instruction (equals 66 plus<br>instruction length). | | | 60-62<br>63-66 | Low-order storage address | | | 67-74<br>75 | | | DCW, DC Card | | L for DCW; M for DC | | | 57-59 | 23 plus constant length) | | | 60-62<br>63-66 | | | | 67-74<br>75 | Blank F for DCW; 5 for DC | | DSA Card | 24-26<br>56-59 | Assembled DSA<br>L026 | | | 60-62<br>63-66 | Low-order storage address<br>1056 | | | 67-74<br>75 | Blank<br>G | | DS Card | 56-62<br>63-66 | N001056 | | | 67-71 | | | | 72<br>75 | Blank<br>D | | EX Card | 56 | В | | | 57-59<br>60-62 | Assembled (A) Operand blank | | | 63-66<br>67-74 | 1056<br>blank | | | 75 | Q | | EX Card (no [A] operand) | 56-59 | .063 | | • | 60-62 | blank | | | 63-66 | 1056 | | | 67-74 | blank | | END | 56<br>57-59<br>60-62<br>63-66<br>67-74<br>75 | / Assembled (A) Operand (if [A] is blank, 000 is assembled) 080 1056 blank J | |-----------------------|----------------------------------------------|------------------------------------------------------------------------------| | CTL, ORG,<br>COMMENTS | 56-62 | N001056 | | Cards | 63-66 | 1056 | | | 67-74 | blank | | | 75 | R for CTL, 2 for ORG, blank for COMMENTS. | #### UNDEFINED SYMBOLS Undefined symbols have ### (# is a 3-8 punch) substituted on the card for an actual address. For example, assume the symbolic instruction B LABEL1 appears in a source program. However, LABEL1 does not appear in the label field of any statement in the same source program. Therefore, B LABEL1 will be assembled B ###. #### **Patching** Correction or revision of an assembled deck is accomplished through a procedure known as *patching*. This makes it possible for the programmer to change the object program without having to reassemble the entire source program. To prepare a patch card, the programmer: - 1. inserts the count in columns 6-7. This is necessary for the condensing and post-process listing routine. - 2. uses the following format according to card type: #### FOR CONSTANTS: - a. punches the constant beginning in column 24. - b. punches in column 56 an L for DCW cards or an M for DC cards. - c. punches in columns 57-59 a zero followed by the number of the card column that contains the low-order position of the constant. This number is equal to the length of the constant plus 023. - d. punches in columns 60-62 the address of the core-storage location that will contain the units position of the constant. - e. places 1056 in columns 63-66. - f. punches in column 75, a 5 for a DC card or an F for a DCW card. #### FOR INSTRUCTIONS: - a. punches the assembled instruction in actual machine language in columns 67-74. - b. places an L in column 56. - c. punches in columns 57-59 a zero followed by the number of the card column that contains the loworder position of the instruction. This number is equal to the length of the instruction plus 066. - d. punches in columns 60-62 the address of the core-storage location that will contain the units position of the instruction. - e. punches 1056 in columns 63-66. #### FOR END CARDS: - a. punches a "slash" (/) in column 56, and 080 in columns 60-62. - b. punches the machine address of the first instruction to be executed after loading the object program in columns 57-59. - c. punches a j in column 75. ### FOR EX CARDS: - а. punches a в in column 56. - b. punches the machine address to which the load program should branch in columns 57-59. - c. punches a o in column 75. The programmer places the patch cards in the assembled program before the assembled END (or EX) card. Example: In a lengthy program, a programmer may wish to insert a statement or subroutine in the assembled program without having to reassemble. This may be accomplished by a patching procedure in which a branch instruction is substituted for another one in the main routine to cause a branch to the subroutine or instruction. The last statement in the subroutine must then cause a branch back to the main routine. Suppose the programmer decides to insert an instruction after the branch on unequal compare operation which will move MANNOl to FIELDA before the sw operation. The original assembled program post-process listing looks like this: | C MANNO1 | 0108 | 1126 | C008108 | | |----------|------|-------|---------|-------------------| | | | | | This card removed | | B ERROR | | /1133 | BS84/ | from assembled | | | | | | deck. | | SW 0109 | 0116 | 1138 | ,109116 | | The subroutine would look like this in SPS and assembled instructions: | STORAGE<br>Address | SPS Ins | TRUCTIONS | | Assembled Instructions | |--------------------|---------|---------------------------------------------|---------------|------------------------| | 1133 | В | 2084 | / | B-84 | | 2084 | В | ERROR | | / BS84/ | | 2089 | MCW | MANNO1 | FIELDA | M008208 | | 2096 | В | 1138 | | B/38 | | 2100 | that a | OP instruction word-mark is itional branch. | set after the | | Each instruction is punched in assembled form in a patch-card format. The initial branch operation is substituted for the branch operation in the assembled program and the rest of the subroutine is placed before the assembled END, or EX card. ### Post-Process Listing Routine The Post-Process Listing Routine is used to list the object program after the assembly is complete. The programmer uses this listing to trace machine stops and assembly errors. The listing gives the assembled instruction as well as the original one. ### The Operator: - I. puts the sense switch A on. - 2. places into the read hopper any number of assembled decks to be listed. - 3. resets the 1401 and presses the LOAD button. ### The Routine: - 1. automatically restores the print carriage. All input cards are selected to stacker 1. - 2. prints the card image and error messages in twelve fields on the printed page in the following format: - Page Number (Card Columns 1-2). Zeros are suppressed in this listing. - Error indicator (a). A lozenge printed between the page and the line number indicates that at least one of the following errors appears on the card: - a. An undefined symbol in the (A) or (B) operand. - b. A blank operation code in the assembled instruction. - Data to be loaded has been assigned an address in the read area. - d. A constant has been assigned a count greater than 32. - e. The count column in a DC, DCW, or instruction card is blank or zero. This will cause a halt in the condensing routine. Note: A blank instruction count cannot occur as a result of assembling. However, it may have been inadvertently left out of patch cards. - Line Number (Columns 3-5). Line number is printed as is. - Count (Columns 6-7). Zeros are suppressed in this listing. - Label (Columns 8-13). The routine prints only the labels used by the processor. - Operation (Columns 14-16). The symbolic operation code is reprinted. - (A) Operand (Columns 17-27). This is reproduced from the card image except that there is a space between character adjustment and indexing. Only the digit position of the index appears. - (B) Operand (Columns 28-38). Reprinted same as (A) Operand. - d-Character (Column 39). This machine-language modifier is reprinted as is. - Location (Columns 60-62). This is the four-character address of the data. It refers to the high-order position for instructions and the low-order position for constants. - *Instruction* (Columns 67-74). The assembled instruction is printed in this field. - Comments (Columns 40-55). Comments in the source program card are entered in this field. - The preceding format is adhered to in the Post-Process Listing with the following exceptions: - 1. Comments cards. The routine lists the comments (columns 8-55) centered in the middle of the page. - 2. Constants. Constants are right-justified beyond the d-character column. The length of a constant is determined by its card count, and the sign (column 23) appears over the units position of the constant. Each page has a heading line which identifies the respective columns. The identification (columns 76-80) appears at the extreme right of this line. - Unassembled-Card Listing. If a card does not appear to the listing routine as an assembled card, the word UNASSEMBLED CARD is printed out with a complete reproduction of the card data. This error is most likely to occur when the operator attempts to list an unassembled deck, fails to reiterate a partially assembled deck, or lists the output from pass one. - Clear Storage, Bootstrap Card Listing. At the beginning of the listing, the CLEAR STORAGE and BOOTSTRAP cards are reproduced. If any one card is missing, or if the cards are not in proper order, one of the following messages appears: FIRST CLEAR STORAGE CARD MISSING, SECOND CLEAR STORAGE CARD MISSING, NO BOOTSTRAP CARD. It is not necessary, however, that the CLEAR STORAGE cards be present when listing. - SPS-2 Listing Feature. In addition to the preceding listing, the SPS-2 processor prints, at the end of the program listing, the total number of cards, exclusive of clear storage and bootstrap cards, and the total number of errors detected by the routine. - End of Program Procedure. When the routine senses an END card and it is the last card, the program halts. Pressing the start button restarts the program. If there are more cards in the reader after an END card is processed, the carriage is restored and control transfers to the beginning of the program. ## **Condensing Routine** The SPS Condensing Routine is used to convert the one-instruction-per-card assembled program deck into a "condensed" deck which contains multiple instructions per card. While not considered part of the processor, the condensing program is supplied with the program to enable the user to reduce the number of cards in any program deck. Each condensed card will contain up to 38 characters of information from the object program or seven word-mark locations, i.e., fields or instructions, whichever is reached first. The condensed card contains sufficient information to render it self-loading. The condensing routine causes a self-loading card which initializes the read area with appropriate word marks and begins the loading process to be punched. If the two cards of the clear storage routine are entered into the condensing routine, they will be punched out before the self-loading load card. As each card of the assembled object program is read, the assembled data is transferred to the condensed card-output field. The address of the first field placed on each card determines the starting location for the card. ### The Operator: - places any number of assembled decks to be condensed behind the routine. - 2. presses the LOAD button. #### The Routine: - 1. causes input cards to be selected to stacker 1. It causes output cards to be selected to the normal punch stacker. - 2. causes the assembled deck to be punched out in a self-loading condensed deck. Each card has approximately six data fields in the following format: | CARD COLUMNS | Meaning | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-38 | This field contains the data to be loaded into storage (maximum of 38 characters). | | 39-55;<br>63-70 | Contains up to 6 four-character set-word-mark instructions. If there are fewer than six sw instructions, 1056 (R0056) appears in the next available set word mark location. This causes the loader to read a card and branch to the load instruction of the next card. | | 55 | Contains a 1 denoting a read-a-card instruction. This instruction is present only if six set-word-mark instructions are present. | | 56-62 | Contains the instruction necessary to load the data (columns 1-38) into storage. | | 71-74 | B039 (Branch to 0039) | | 75 | Blank | | 76-80 | Identification | #### DC CARDS In the condensed deck, the data is *loaded* into storage. This differs from the one-per-card loader in which a DC card is *moved* into storage. Consequently, if a DC is the first item in the data to be loaded by the condensed deck loader, a word mark is first set in the high-order position of the DC, but is then removed by a clear-word-mark instruction. Because data is *loaded* into storage, all existing word marks are cleared in the storage locations before entry. #### EX CARDS The programmer may insert data cards behind an excard. To accommodate the condensed card loader, the condensing routine converts the instructions, which were written by the programmer to return control to the load routine after the program section has been executed. If data is not inserted, these cards will not affect the loading procedure. #### END CARD To facilitate patching of the condensed deck, the END card instruction is the only information present on the last card. ### PATCHING Patching a condensed deck requires that the data to be loaded in storage is placed in columns 1-38. The LOAD instruction is placed in columns 56-62, and 1056 is placed in columns 63-66. ### PROGRAMMED HALTS There are three programmed halts in each SPS Condensing Routine: ### SPS-1 Illegal Card. The routine causes a halt if, in an instruction or constant card, any position in columns 57-59 is blank or if column 57 is not zero. This error cannot occur as the result of assembling but might appear on patch cards. Blank Count Column. If the count column for instruction or constants is blank, the routine halts. This generally occurs because of a count left out in patch cards. End of Job. Each time an END card is processed, the machine halts. After an END card is punched, the routine causes it to be selected to the normal stacker. A blank dummy punch-instruction card falls into stacker 8/2. ### SPS-2 - Non-Assembled Card. The routine halts if the input does not appear to be an assembled card. - Illegal DC, DCW Count. If the count field on a DC or DCW card contains a number greater than 32 or less than 1, the routine halts. - End of Job. This is the same halt as explained under SPS-1. - Restart After Error Halt. Pressing the start button after an error halt will cause the machine to bypass the error card and read the next card or, in the case of an END card halt, to restart the program. To load and execute the assembled program, the operator - 1. places the assembled deck (clear storage cards, bootstrap card, and assembled program) into the hopper. - 2. puts data cards behind the assembled program. - 3. presses the LOAD button to begin the loading procedure. ## IBM 1401 SPS Sample Program Figure 33 shows a block diagram for a payroll routine. A current earnings card and year-to-date card (Figure 34) are read by the 1401 and complete an employee's check and earnings statement (Figure 35). Information from the year-to-date card is updated by the information in the current earnings cards and a new year-to-date card to be punched. The first card read should be the current earnings card. If it is the year-to-date card (X74), there is a branch to the UPDATE routine, and the unequal comparison in man numbers results in a machine stop. In the first half of the program, the current information is edited and moved to the print area and also to work areas in the punch area. The first line of the Figure 33. Block Diagram for Sample Problem check and earnings statement is printed. The program checks for end of form. The second half of the program, a routine labeled UPDATE, causes the year-to-date information to be added to the current information, which is in the punch area and causes the updated year-to-date card to be punched. The new year-to-date information is also edited and moved to the print area, and the second line of the check and earnings statement is printed. Then a skip to the next form is executed. Figure 36 is an IBM 1401 SPS source program written for the payroll listing routine. Figure 37 is the SPS output program listing. ### **Mnemonic Operation Codes** Figure 38 shows the IBM 1401 SPS Mnemonic Operation codes. Figure 34. Current Earnings and Year-to-Date Cards Figure 35. Employee Check and Earnings Statement | I | ВМ | | **** | | | | 18 | | | SYMB | | | | | | ON<br>SYSTEM | <u></u> | | FORM X24-1152<br>PRINTED IN U.S.A. | |-----|-----------|--------|--------------|----------|-----------|------------|-----------------------|-----------|------------------|---------------|---------|------------|---------|----------|------------|---------------|--------------|---------|------------------------------------| | Pi | ogram | 7 | 94ROLL | ٠ ٨ | .15711 | V <b>G</b> | | | | C | :01 | DING | SHEET | | | | | | Page No. 2 1 of 04 | | Pr | ogramr | ned by | · | | | | | | | 1 | Dat | e <u>7</u> | /18/ | 62 | | | | | Identification PAYR. | | Γ | | | | | | | ( A | ) OPER | AND | | | | ( | B) OPE | RAND | | | | | | 3 | LINE<br>5 | COUNT | LABEL<br>8 | | OPERATION | ADI | DRESS | | ± | CHAR.<br>ADJ. | Q<br>27 | 28 | ADDRESS | | ± | CHAR.<br>ADJ. | 2<br>2<br>38 | d<br>39 | COMMENTS 55 | | | 0 10 | | | | CITIL | 33 | L1. | | | | | | | | L | | | | | | Ŀ | 2_0 | ļ | *PAY I | R.O | 12 | L_1_5 | $\mathcal{I}_{\perp}$ | l N | s¦ | Ro | u | 11. | N.E. | P | R | GR | A | M | MED FOR THE 1401 | | | 3 . 0 | | | | ORG | 0.9.0 | <b>Q</b> ⊥. | | <u>.</u> . | | | | 1 | | | | ļ_ | | | | | 4 0 | | STAR | <i>T</i> | R | | عيث | <u> i</u> | i | | | | | | : <u>+</u> | | - | | R.E.A.D. A. C.A.R.D. | | I - | 5,0 | | | - | | U.P.D | | _&_ | <u></u> | | | 00 | | | <u> </u> | | - | | CHECK, CARD, TYPE | | | 6,0 | | L. | | | 0.0.0 | | - 1 | - <del>i</del> - | | 1 | | 09 | 1 | + | 1 | - | | MAN + SS NUMBERS | | | 7 0 | | 1L. | - | 5 W | 0.0.2 | | | . 1 | 41. | | | 4.5 | 1 | - | | ├ | | NAME + MISIC DED | | | 9 0 | | | | 1 - 4 | 0.0.5 | | | . [ | 1 | Ι. | 00 | | <u> </u> | - | <u></u> | $\vdash$ | T | GROSS + WHITAX | | | ,0,0 | | <del> </del> | | · | 0.0.6 | | | | L. J. | - | 0.0 | 75 | | + | | $\vdash$ | | FICA + NETAMT<br>DEPT # IN PUNCH | | | 1 0 | 1 | 1 1 1 - 1 | | MCW | | | . L! | | | | 12 | 06 | | 1 | 1 1 . | $\vdash$ | † | MOVE MAN # TO CK | | | 2 0 | | | | MCW | | | | - | | 1 | 02 | | 1 | 1 1 | 1 1 | t | † · | MOVE NAME TO CK | | | 3 0 | T : | | | MCW | | | | i. | 1 | " | 02 | | | 1 | | T | †···· | MOVE DATE TO CK | | | 4 0 | | | | MCW | | | | 1 | | ļ | 02 | | | | | 1 | | MV MAN # TO STMN | | I [ | , 5 0 | | | | | E.D.T | | 2 | 1 | | | 02 | | | | | T | T | | | | 6,0 | | | | MCE | 0.0.5 | .5. | , 1 | | | | | 66 | _, | | | İ | | MV + EDIT GROSS | | | 7,0 | L | | | K C A | | | 2: | - | | | | 77 | | 1 1 | | Ī | 1 | | | | 8 0 | | | | MCE | | | | - | | 1 | OR | | | 1 | | | | MV + EDIT WHTAX. | | | 9 0 | L | | | L.C.A | | | 2 | - | | | 02 | | | | | | | | | | 0_0 | | <u> </u> | | MCLE | 0.04 | .5 | . ! | Ĺ | | | | 8.8 | | | | | | MY + EPIT FICA | Figure 36. SPS Source Program (Part 1 of 4) | IBM | | | | | YMBOL | SINESS MACHINES CORPORATION IC PROGRAMMING SYST | EM | | FORM X24-1152-<br>PRINTED IN U.S.A. | |-----------|----------|--------------------|-----------|-------------|-------|-------------------------------------------------|---------|---------------------------|-------------------------------------| | Program | _7 | PAYROLL | در بدر | TING | COL | DING SHEET | | | Page No. <b>02</b> of <b>04</b> | | Programn | ned by | · | | | Dat | e 7/18/62 | | | Identification PAYRL | | | | | Ţ | (A) OPERAND | | (B) OPERAND | | П | | | | COUNT | LABEL<br>8 13 | OPERATION | | HAR. | ADDRESS ± CHAR<br>28 34 ADJ. | . Ž | d<br>39 | COMMENTS<br>40 55 | | 0,1,0 | | | LC'A | EDT WOR | | 0299 | | | | | 0 2 0 | | | | 0.0.49 | | 0299 | | | MV + EDT MISCIDNS | | 0,3,0 | | | | 0,0,08 | _ | 01.0.8 | | | MOVE MAN# TO PNC | | 0,4,0 | | <u> </u> | M.C.W | 00.03 | | 01.03 | $\perp$ | | MV DEPT# TO PNCH | | 0,5,0 | | - 4tt t t | MCW | 0.055 | | 0.1.1.5 | | $\perp \prime$ | M.V. G.R.O.S.S. T.O. P.N.C.H | | 0,6,0 | L. | | | 0065 | | 0126 | | $\perp \prime$ | M.V. F.I.C.A. T.O. P.N.C.H. | | 0 7 0 | | | M.C.W | 0060 | | 0121 | | igstar | MV WHITAX TO PNCH | | 0 8 0 | | | MCW | 0.0.8.0 | | NET AMT | | 9 | SAVE NET AMOUNT | | 0 9 0 | | | c.c. | <u> </u> | | 1 1 | | $ \mathcal{B} $ | SKIP 2 AFTER PRIT | | 1,0,0 | | 4 k -k - k - k - k | W. | 1 1 1 1 1 1 | | | | 1_ l | PRINT 1ST LINE | | 1,1,0 | | CLEAR | | 0.08.0 | | | | $\perp \perp \langle$ | CLEAR READ AREA. | | 1 2 0 | | | | S.T.A.R.T | | 0299 | | | CLR PRT + BRANCH | | 1,3,0 | | UPDATE | S.W. | 0.0.0.4. | | 0.0.0.9 | | $\perp \downarrow \prime$ | MAN# 1+ YTDGRS | | 1,4,0 | | | | 0016 | | 0.022 | | 1-1 | YTDWHITK + YTDECA | | ( 5 0 | | | SS | | | <u> </u> | | 11 | SELECIT STACKERI. | | 1,6,0 | | <u> </u> | c | MANNOT | | 0.0.0.8 | | 1 4 | COMPARE MAN# | | + , 7 , 0 | | <u> </u> | | ERROR . | | | $\perp$ | C | BRANCH UNEQUAL | | 1,8,0 | | | | 0.109 | | 0116 | | 1-1 | WORD MARKS IN | | 1,9,0 | <u> </u> | | 2 M | 0,122 | | <u></u> | J | | PUNCH AREA | | 2,0,0 | ١. | 1,,,,, | A. ! | 0.015 | | 0115 | | | U.P.D.A.TE. Y.T.D.G.ROSS. | Figure 36. SPS Source Program (Part 2 of 4) | IB <b>M</b> | | | | INESS MACHINES CORPORATION C PROGRAMMING SYSTEM | | FORM X24-1152<br>PRINTED IN U.S.A. | |------------------|-----------|-------------|---------|--------------------------------------------------|---------------------------------------------------------------------|------------------------------------| | Program PAYROLL | ЫS | | | ING SHEET | • | Page No. (0, 3) of .04 | | Programmed by | | | Date | · | | Identification P.AYRL | | | 1 | (A) OPERAND | | (B) OPERAND | П | | | LINE COUNT LABEL | OPERATION | ADDRESS ± | CHAR. 2 | ADDRESS + CHAR. | d<br>2<br>38 39 4 | COMMENTS<br>80 55 | | 0,1,0 | A. | 0.0.2.1 | | 0.1.2.1 | | UPDATE YID WHTAX | | 0 2 0 | A | 0026 | | 0126 | | UPDATE Y.T.D. FICA. | | 0,3,0 | MCL | 0.1.0.3 | _, . | 0206 | | MV DEPT# TO CK | | 0,4,0 | LCA | EDTWD1 | | 0241 | | EDIT NET PAY | | 0,5,0 | M.C.E | N.E.T.A.M.T | | 0.2.4.1 | $\perp \! \! \perp \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \!$ | FOR CHECK | | 0,6,0 | | LOWIDS | | 0.2.6.5 | 8 | EDIT NET PAY | | 0,7,0 | MCE | N.E.T.A.M.T | | 02.65 | | FOR STATEMENT | | 0,8,0 | | E.D.T.WD.1 | | 0.2.7.7 | $\rightarrow$ | EDIT VID GROSS | | 0,9,0 | M.C.E | 0.1.1.5 | | 0277 | + +* | FOR STATEMENT | | 1,0,0 | L.C.A | EDTWD2 | | 0,288 | { | EDIT Y.TD WHTAX | | 1,1,0 | MCE | 0121 | | 0.288 | / | FOR STATEMENT | | 1,2,0 | | EDTWD2 | | 0,2,9,9 | 1 5 | EDIT YTD FICA | | 1,3,0 | M.C.E | 0.126 | | 0.2.9.9 | $\perp \downarrow I$ | FOR STATEMENT | | 1,40 | | 0.0.7.4 | | 0.1.7.4 | | MOVE ZONE TO PCH | | 1,5,0 | CC | | | | A: | SKIP 1 AFTER PRT | | 1,6,0 | W.P. | | | <u> </u> | $\dashv$ | PRINT + PUNCH | | 1,7,0 | C.S. | 0.0.8.0 | | | | CLEAR READ AREA | | 1,8,0 | Cist | 0.299 | | | _ k | CLEAR PRINT AREA | | 1,9,0,,,,,,, | c,s¦ | START | | 0,180, | | CL PNCH + BRANCH | | 2,0,0 , AAST.C.D | | 0.0.0.1. | [ | | $\perp \perp 1$ | LAST CARD HALT | | 1.6.1 | В | LAST CD | | !! | A | CHECK LAST CARD | Figure 36. SPS Source Program (Part 3 of 4) | IBM,<br>Program | Р | AYR | ٥L | LL | _IST | IŅ | <del>-</del> | IBM | | RNATIONAL<br>1 SYME | OL | IC I | PRO | | MM | | | W | | FORM X24-1152-<br>PRINTED IN U.S.A.<br>Page No. 10.41 of 0.41 | |-----------------|-------------|------------|-------|-----|-----------|------------------|--------------|--------------|-------|---------------------|--------------|----------|-----|----------------------------------------|----------|---------------------|----------------------------------------------------|----------|----|---------------------------------------------------------------| | Programm | ned by | ′ — | | | | | | - | | ١ | Dat | e _ | | | | | | | | Identification P.A.Y.R.L. | | LINE | COUNT | ι | ABEL | | OPERATION | | ADDRI | | PERAN | CHAR. | -ND | 28 | AC | DRES | | ± | CHAR. | Q N | d | COMMENTS 9 40 55 | | 0,1,0 | 6 7 | E.R.F | 2.0 | R | H<br>DS | ۳<br>٤. <i>R</i> | | | 23 | | 27 | 28 | | 1 1 | | 34 | L1 | 30 | 39 | 9 40 | | 0,3,0 | | E.D.1 | .W. | D.1 | DC V | /* | | | | \$.b.b<br>\$.b.c | | | | | | 1 1 | | | | | | 0,5,0 | 07 | T3N<br>TAC | | 1 | DC N | | | | | 000<br>J.A.N | 0 | 0. | | ), , | | 6 | 1 | | | | | 0,7,0 | | | | | E N D | S.T | AF | <b>3.T</b> . | 1 1 | | - | | | | | 1 1 | <del>- - </del> - | _ | | | | 1,0,0 | | -1-1- | 1 - 1 | | 1 | | | | | | <del> </del> | | b- | لـــنــ | ! | 1 1 | | _ | L | | | 1,1,0 | | -1-1- | 4-1 | | 1 | | .J. I | —— | 1 1 | | +- | | | | | 1 1 | <del>- - - - - - - - - - </del> | <u> </u> | - | | | 1,4,0 | | 1 1 | | | | | _1 | _ | | | Ī | | | <br> | <u>.</u> | <br> <br> | | Ī | | | | 1,6,0 | - ' | 1 | 4.4 | | | 1 | 1 1 | | 1 1 | | | | | نـــــــــــــــــــــــــــــــــــــ | | 1 1 | <u> </u> | - | | | | 1,8,0 | - | | | | | <del> </del> | 1 | | | 1 1 | + | | I | <br> | | : ;<br>: :<br>: : : | | - | | | | 2,0,0 | <del></del> | | 1 1 | | | ++- | | | - | <del></del> | + | $\vdash$ | _ | | щ. | ++ | | + | ╀ | <del> </del> | Figure 36. SPS Source Program (Part 4 of 4) | CCTSIR | | GE 2<br>ARC | | 15,022029,0560 | 17B101/199,027A0<br>53/056029 | | | ,02406710 | | |----------------|--------|-------------|------------|----------------|-------------------------------|-----------|--------------|------------------------|---------------------------------| | | | | | | | | | | PAGE | | G LIN | C T | LABEL | CP | A CPERAND | B OPERAND | D | LOC | INSTRUCTION | COMMENTS | | 1 C1C | | | CTL | 33 | | | | | | | 1 C2C | | | | | ING ROUTINE PROGI | RAMMED FO | OR THE 14 | 01 | | | 030 | | | CRG | 0900 | | | 0000 | | 0540 4 5400 | | L C4C | 1 | START | R | LODATE | 007/ | | 090C<br>0901 | 1 | READ A CARD<br>CHECK CARD TYPE | | L C5C | 8 | | В | UPDATE | 0074 | - | 0901 | , 004 009 | MAN & SS NUMBER | | L C60<br>L C7C | 7 | | Sk | 0004<br>0020 | 0009<br>0045 | | 0909 | . 020 045 | NAME & MISC DE | | 080 | 7 | | S N<br>S N | 0050 | 0056 | | 0923 | , 050 056 | GROSS & WHTAX | | 090 | 7 | | Sh | C061 | 0075 | | 0930 | . 061 075 | FICA & NETAMT | | 1 100 | 4 | | SW | C1C1 | 0013 | | 0937 | . 101 | DEPT # IN PUNC | | 110 | 7 | | MCM | 0008 | 0206 | | 0941 | M 008 206 | MOVE MAN # TO | | 120 | 7 | | MCW | CC 35 | 0224 | | 0948 | M 035 224 | MOVE NAME TO C | | 130 | 7 | | MCW | CATE | 0241 | | 0955 | M 499 241 | MOVE DATE TO C | | 140 | i | | MCW | 0008 | 0255 | | 0962 | M 008 255 | MV MAN # TO ST | | 1 15C | 7 | | LCA | EDTWD2 | 0266 | | 0969 | L S74 266 | | | 160 | 7 | | MCE | 0055 | 0266 | | 0976 | E 055 266 | MV & EDIT GROS | | 170 | 7 | | LCA | EDTWD2 | C277 | | 0983 | L S74 277 | | | 180 | 7 | | MCE | 0060 | 0277 | | 0990 | E 060 277 | MV & EDIT WHTA | | 190 | 7 | | LCA | EDTWD2 | 0288 | | 0997 | L S74 288 | | | 200 | 7 | | MCE | 0065 | 0288 | | 1004 | E 065 288 | MV & EDIT FICA | | 2 010 | 7 | | LCA | ECTWD2 | 0299 | | 1011 | L S74 299 | | | 2 020 | 7 | | MCE | 0049 | 0299 | | 1018 | E 049 299 | MV & EDT MISCD | | 2 030 | 7 | | MCW | 0008 | 0108 | | 1025 | M 008 108 | MOVE MAN# TO P | | 2 040 | 7 | | MCW | 0003 | 0103 | | 1032 | M 003 103 | MV DEPT# TO PN | | 2 050 | 7 | | MCW | 0055 | 0115 | | 1039 | M 055 115 | MV GROSS TO PN | | 2 060 | 7 | | MCW | 0065 | 0126 | | 1046 | M 065 126 | MV FICA TO PNC | | 2 070 | 7 | | MCW | 0060 | 0121 | | 1053 | M 060 121 | MV WHTAX TO PN | | 2 080 | 7 | | MCW | CC80 | NETAMT | | 1060 | M 080 S81 | SAVE NET AMOUN | | 2 090 | 2 | | CC | | | В | 1067 | FΒ | SKIP 2 AFTER P | | 2 100 | 1 | | W | | | | 1069 | 2 | PRINT 1ST LINE | | 2 110 | 4 | CLEAR | CS | 0800 | | | 1070 | / 080 | CLEAR READ ARE | | 2 120 | 7 | | CS | START | 0299 | | 1074 | / 900 299 | CLR PRT & BRAN | | 2 130 | 7 | UPDATE | SW | 0004 | 0009 | | 1081 | • 004 009 | MAN# & YTDGRS | | 2 140 | 7 | | SW | CO16 | 0022 | | 1088 | , 016 022 | YTDWHTX & YTDF | | 2 15C | 2 | | SS | | | 1 | 1095 | K 1 | SELECT STACKER | | 2 160 | 7 | | C | MANNO1 | 0008 | _ | 1097 | C 108 008 | COMPARE MAN# | | 2 17C | 5 | | В | ERRCR | | / | 1104 | B \$52 / | BRANCH UNEQUAL | | 2 1 e c | 7 | | S W | 0109 | 0116 | | 1109 | , 109 116 | WORD MARKS IN | | 2 190 | 4 | | SW | C122 | | | 1116 | , 122 | PUNCH AREA | | 2 200 | 7 | | Δ | CO15 | 0115 | | 1120 | A 015 115 | UPDATE YTDGROS | | 3 010 | 7 | | Α | 0021 | 0121 | | 1127 | A 021 121 | UPDATE YTD WHT | | 3 C2C | 7 | | A | 0026 | 0126 | | 1134 | A 026 126 | UPDATE YTD FIC | | 3 C3C | 7 | | MCW | C103 | 0206 | | 1141 | M 103 206 | MV DEPT# TO CK | | 3 040 | 7 | | LCA | EDTWD1 | 0241 | | 1148 | L S65 241 | EDIT NET PAY | | 3 C5C | 7 | | MCE | NETAMT | 0241 | | 1155 | E S81 241 | FOR CHECK | | 3 060 | 7 | | LCA | EDTWD1 | 0265 | | 1162 | L S65 265 | EDIT NET PAY | | 3 C7C | 7 | | MCE | NETAMT | 0265 | | 1169 | E S81 265 | FOR STATEMENT | | 3 C8C<br>3 C9C | 7<br>7 | | LCA<br>MCE | EDTWD1<br>C115 | C277<br>O277 | | 1176<br>1183 | L S65 277<br>E 115 277 | EDIT YTD GROSS<br>FOR STATEMENT | Figure 37. SPS Output Program Listing | G LIN | СТ | LABEL | СР | A OPERAND | B OPERAND | D | LOC | INSTRUCTION | COMMENTS | |-------|----|--------|-----|-----------|-----------|--------------|------|-------------|-----------------| | 3 1CC | 7 | | LCA | ECTWC2 | 0288 | | 1190 | L S74 288 | EDIT YTD WHTAX | | 110 | 7 | | MCE | C121 | 0288 | | | E 121 288 | FOR STATEMENT | | 3 120 | 7 | | LCA | EDThD2 | C299 | | 1204 | | EDIT YTD FICA | | 3 130 | 7 | | MCE | 0126 | 0299 | | 1211 | | FOR STATEMENT | | 3 14C | 7 | | MZ | | | | | | | | | | | | C074 | 0174 | | | Y 074 174 | MOVE ZONE TO PO | | 3 15C | 2 | | CC | | | Δ | 1225 | | SKIP 1 AFTER PR | | 3 160 | 1 | | WP | | | | 1227 | | PRINT & PUNCH | | 3 161 | 5 | | B | LASTCD | | Α | 1228 | | CHECK LAST CARD | | 3 17C | 4 | | CS | 0800 | | | 1233 | | CLEAR READ AREA | | 3 180 | 4 | | CS | C299 | | | 1237 | | CLEAR PRINT ARE | | 3 19C | 7 | | CS | START | 0180 | | | / 900 180 | CL PNCH & BRANC | | 3 200 | | LASTOD | H | 0001 | | | 1248 | | LAST CARD HALT | | 4 C1C | 4 | ERRCR | H | ERROR | | | 1252 | • \$52 | | | 4 C2C | | MANNEL | D.S | C1C8 | | | 0108 | | | | 4 C3C | 10 | EDTWC1 | CCW | * | | s , O. | 1265 | | | | 4 C4C | | ECTHC2 | DCh | • | | \$ , 0. | 1274 | | | | 4 C5C | 7 | | DCh | * | | 0000000 | 1281 | | | | 4 060 | | DATE | DCW | 0499 | | JAN 27, 1961 | 0499 | | | | 070 | | 5 | END | START | | 217 2701 | • | / 900 080 | | | | | | 2 | • | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure 37. SPS Output Program Listing (Continued) | | | AREA DEFINITION | | |----------------|----------------------------|------------------------------------------------------------------|-------------------------------| | | Mnemonic<br>Operation Code | Description | | | | DCW<br>DC | Define Constant With Word Mark<br>Define Constant (No Word Mark) | | | | DS | Define Symbol | | | | DSA | Define Symbol Address | | | | | INSTRUCTIONS | | | Туре | Mnemonic<br>Operation Code | Description | Machine Languag<br>Equivalent | | | A | Add | A | | | S | Subtract | S<br>@ | | Arithmetic | *M<br>*D | Multiply<br>Divide | <b>%</b> | | | ZA | Zero and Add | ? (Prints as &) | | | zs | Zero and Subtract | ! (Prints as —) | | | MCW | Move Characters to A or B Word Mark | м | | | *MCM | Move Characters to Record or Group Mark | P | | | MCS | Move Characters and Suppress Zeros | Z | | | MN | Move Numeric | D | | | MZ | Move Zone | Y | | | MCE | Move Characters and Edit | E | | Data Control | LCA | Load Characters to A Word Mark<br>Set Word Mark | L | | | SW<br>CW | Ser Word Mark<br>Clear Word Mark | ,<br>n | | | CS | Clear Storage | | | | *MIZ | Move and Insert Zeros (for reading 7070 Compressed Tape) | × | | • | MA | Modify Address | # | | | *SAR | Store A Address Register | Q | | | *SBR | Store B Address Register | H | | | В | Branch | В | | | BWZ | Branch if Word Mark and/or Zone | V | | Logic Control | C | Compare | C | | Logic Comion | NOP | No Operation | N | | | H<br>*BBE | Halt<br>Branch if Bit Equal | w | | | R | Read a Card | 1 | | | w | Write a Line | 2 | | | WR | Write and Read | 3 | | | P | Punch a Card | 4 | | | RP | Read and Punch | 5 | | | WP | Write and Punch | 6 | | System Control | WRP | Write, Read and Punch Start Read Feed | 7 8 | | | *SRF<br>*SPF | Start Read Feed Start Punch Feed | 9 | | | \$\$ | Select Stacker | K | | | cc | Control Carriage | F | | | cυ | Control Unit | Ü | | | MU | Move Unit | M | | | LU | Load Unit | L | | | | PROCESSOR CONTROL OPERATIONS | | | | Mnemonic<br>Operation Code | Description | | | | CTL | Control | | | | ORG | Origin | | | | END | l End | | <sup>\*</sup>Pertains to an optional feature. Figure 38. SPS Mnemonic Operation Codes # Index | Actual Addresses | 10 | Instructions | . 17 | |-----------------------------------------------|------------|-----------------------------------------------|------| | Additional Comments — SPS-1 (Listing Routine) | 22 | Introduction | | | Additional Comments — SPS-2 (Listing Routine) | 22 | Label Field | 9 | | Additional Iterations | 25 | Line Number | ē | | Address Assignment | 12 | LU — Load Unit | 18 | | Advantages of SPS | 6 | | | | Alphamerical Constants | 13 | MA — Modify Address | 18 | | Area Definition Statements 7 | . 13 | Miscellaneous Operating Information | 26 | | Assembled Program | 26 | Mnemonic Operation Code Chart | 34 | | Asterisk Addresses | 10 | Mnemonic Operation Codes | 29 | | | | Modify Address | 18 | | Blank Addresses | 10 | MU — Move Unit | 18 | | Blank Constants | 13 | N D LUL (D O LE ) | | | Bootstrap Card | 26 | Non-Programmed Halts (Passes One and Two) | | | Character Adicates and | 10 | Numerical Constants | 13 | | Character Adjustment | 10 | Operands | S | | Clear-Storage Cards | 2 <b>6</b> | Operation | S | | Coding Sheet | 7 | ORG — Origin | 19 | | Comments | 12 | Output Format (Assembled Program) | 26 | | Comments Card | 12 | Output Torniat (Assembled Trogram) | 20 | | Condensing Routine | 29 | Page Number | 8 | | Constant Operands | 10 | Pass Two — First Card Stop | 25 | | Core-Storage Address Operands | 9 | Patching | | | Control (CTL) | 19 | Post-Process Listing Routine | 28 | | Count Field | 8 | Pre-Process Listing Routine | 21 | | CTL — Control | 19 | Processing — Pass One | 24 | | DC — Define Constant (No Word Mark) | 14 | Processing — Pass Two | 24 | | d-Character | 12 | Processing Stops with Reader Empty — Pass Two | | | DCW — Define Constant with Word Mark | 13 | Processor Assembly Programs | 22 | | Declarative Operations | 13 | Processor Control Operations | 19 | | Define Constant (No Word Mark) — DC | 14 | Processor Controls | 7 | | Define Constant with Word Mark — DCW | 13 | Processor Output | | | Define Symbol — DS | 14 | Processor Program | 7 | | Define Symbol Address — DSA | 15 | Processor Stops with Reader Empty | 24 | | DS — Define Symbol | 14 | Programmed Halts — Pass One | 24 | | DSA — Define Symbol Address | 15 | Programming with SPS | 7 | | | 10 | 110514111111111111111111111111111111111 | • | | END — End | 20 | Sample Program | 31 | | End Card Stop | 22 | Special Mnemonic Operation Codes | 17 | | End of Job | 25 | SPS Processor Operations | 21 | | EX — Execute | 20 | SPS-1 Error Notes | 21 | | | | SPS-2 Error Notes | 21 | | Imperative Operations | 17 | Symbolic Addresses | -9 | | Indexing | 11 | Symbolic Language | 7 | | Information Requirements | 7 | | • | | Innut-Output Operands | 10 | Undafinad Sumbala | 07 | International Business Machines Corporation Data Processing Division 112 East Post Road, White Plains, New York